![Motorola MVME3600 Series Programmer'S Reference Manual Download Page 42](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930042.webp)
1-18
Computer Group Literature Center Web Site
Board Description and Memory Maps
1
Notes
1. Programmable via the Raven’s PCI Configuration registers.
2. To enable the CHRP “io-hole”, program the Raven to ignore the
0x000A0000 - 0x000FFFFF address range.
3. Programmable mapping via the four PCI Slave Images in the
Universe ASIC.
4. Programmable mapping via the Special Slave Image (SLSI) in the
Universe ASIC.
The following table shows the programmed values for the associated
Raven PCI registers for the PREP-compatible memory map.
3A00 0000
3AFE FFFF
16M - 64K
VMEbus A24/D16 (User/Program)
4
3AFF 0000
3AFF FFFF
64K
VMEbus A16/D16 (User/Program)
4
3B00 0000
3BFE FFFF
16M - 64K
VMEbus A24/D32 (User/Data)
4
3BFF 0000
3BFF FFFF
64K
VMEbus A16/D32 (User/Data)
4
3C00 0000
7FFF FFFF
1G + 64M
PCI Memory Space
8000 0000
FBFF FFFF
2G - 64M
Onboard ECC DRAM
1
FC00 0000
FC03 FFFF
256K
RavenMPIC
1
FC04 0000
FFFF FFFF
64M - 256K
PCI Memory Space
Table 1-10. PCI PREP Memory Map (Continued)
PCI Address
Size
Definition
Notes
Start
End