
IN3BAVIRQ
Meaning:
EP3-IN Buffer Available Interrupt Request
.
Location:
EPIRQ.4
Set:
The SIE sets this bit after receiving an IN token directed to Endpoint 3, sending
the data in the EP3INFIFO (page 22) and receiving the ACK handshake from the
host. This indicates that the EP3INFIFO is again available for loading by the
CPU.
Clear:
The CPU clears this bit by writing the byte count register EP3INBC (page 21).
.
POR:
IN3BAVIRQ=1
Chip Reset:
IN3BAVIRQ=1
Bus Reset:
IN3BAVIRQ=1
Pwr Down:
Read-only
Programming Notes:
At power-on or reset, the IN FIFOS are available to accept CPU data and therefore indicate 1. IN
FIFO Buffer Available bits are the only bits that default to 1.
44