4.7K
4.7K
4.7K
4.7K
4.7K
4.7K
+3.3VD
+5VD
+2.5VD
DESCRIPTION
REV
CHECKER
DRAFTER
AUTH.
Q.C.
REVISIONS
1
SIZE
OF
3
2
A
B
C
D
1
2
3
4
5
6
7
8
4
5
6
7
8
A
B
C
D
NUMBER
CODE
Q.C.
ISSUED
DATE
APPROVALS
CONTRACT
NO.
SHEET
FILE NAME
B
DRAWN
CHECKED
TITLE
exicon
REV
3 OAK PARK
BEDFORD, MA 01730
+3.3VD
XC2S200
ADA_SCLK
ADA_SDATA_IN
ADA_SDATA_OUT
AMP1_SER_CLK
AMP1_SER_IN
AMP1_SER_LTCH
AMP1_SER_OUT
AMP2_SER_CLK
AMP2_SER_IN
AMP2_SER_LTCH
AMP2_SER_OUT
CCLK
CRY_CLK
CRY_IN
CRY_OUT
DEC_FRAME
DEC_I2S_IN1
DEC_I2S_IN2
DEC_I2S_IN3
DEC_I2S_IN4
DEC_I2S_OUT1
DIN_DATA0
DONE
ENC_IN1
ENC_IN2
EXP0
EXP1
EXP10
EXP11
EXP12
EXP13
EXP14
EXP15
EXP16
EXP17
EXP2
EXP3
EXP4
EXP5
EXP6
EXP7
EXP8
EXP9
FP_SER_CLK
FP_SER_IN
FP_SER_LTCH
FP_SER_OUT
HOST_ADR00
HOST_ADR01
HOST_ADR02
HOST_ADR03
HOST_ADR04
HOST_ADR05
HOST_ADR06
HOST_ADR07
HOST_ADR08
HOST_ADR09
HOST_CLK_PIN
HOST_DATA0
HOST_DATA1
HOST_DATA2
HOST_DATA3
HOST_DATA4
HOST_DATA5
HOST_DATA6
HOST_DATA7
IR1_IN
IR_IN2
M0
M1
M2
MAIN_I2S1_OUT
MAIN_I2S2_OUT
MAIN_I2S3_OUT
MAIN_I2S4_OUT
MAIN_I2S_IN1
MAIN_I2S_IN2
MAIN_I2S_IN3
MAIN_PLL_DOWN_FAST
MAIN_PLL_DOWN_SLOW
MAIN_PLL_UP
NC1
NC2
HINBSY
SHRC1_SPORT_IN1
SHRC1_SPORT_OUT1
SPDIF_COAX_IN1
SPDIF_COAX_IN4
SPDIF_COAX_IN2
SPDIF_COAX_IN3
SPDIF_OPTO_IN1
SPDIF_OPTO_IN2
SPDIF_OPTO_IN3
SPDIF_OUT
SPI1_CLK
SPI1_IN
SPI1_OUT
RDSCLK
DSPC_SEL
RDSDAT
SPORT_CLK
TCK
TDI
TDO
TMS
VIDSTAT
VID_DATA
VID_I2C_CLK
VID_I2C_DATA
VID_LTCH
VID_SCLK
REC_DAC_I2S_OUT
ZONE2_PLL2_DOWN_FAST
ZONE2_PLL_CLK
ZONE2_PLL_DOWN_SLOW
ZONE2_PLL_UP
CRY_FCS_N
CS_N
DEC_CLK
INIT
IRQ0_N
IRQ2_N
IRQ3_N
IRQ7_N
PROGRAM
RD_N
RESET_N
SPI1_DS_N
SPI2_DS_N
SPORT_FRAME
VID_CS_N
WR_N
SHRC2_SPORT_IN1
SPDIF_OPTO_IN4
OSC_14_112MHZ_PIN
MAIN_PLL_CLK
WCLKDIV8INT_N
CRY_FINTREQ_N
CRY_SCS_N
BUF_DIR
CRY_INTREQ_N
WORDCLK_SH7014
TUNER_CE_N
REC_DAC_SEL0
MAIN_FS64_N
DEC_MCKI
REC_ADC_FS_N
REC_ADC_FS64_N
REC_DAC_SEL1
REC_DAC_FS_N
REC_DAC_FS64_N
ADA_VC_SEL_N
ADA_LATCH
IRQ1
MAIN_FS_N
MAIN_I2S_IN4
VCCO 3.3V
VCCINT 2.5V
GND
+3.3VD
*
4.7K
+3.3VD
ECM
10/9/03
MAG
10/9/03
CAM
10/2/03
CHANGED PER DCR 030626-00
RWH
9/29/03
MAG
5/20/03
5/20/03
CW
5/2/03
RWH
CAM
5/14/03
2
CHANGED PER DCR 030307-00
MAG
12/20/02
12/20/02
CW
RWH
CAM
CW
JV
4/30/02
5/1/02
4/30/02
4/26/02
11/06/02
CAM
11/05/02
RWH
1
CHANGED PER DCR 020913-00
060-15559
SCHEM, MAIN BD,RV8
.
MAIN FPGA
SPARES
3
3
9
15559-6
10-
10-
2003_11:
04
19
9
REC_ADC_FS64/
[12/C4]
REC_DAC_MCKI/
[12/C4]
R154
1
2
3
4
J19
FPGA_TDO
[12/C4]
MAIN_FS64/
8
1 47
RP26
2
7
RP26
47
4
5
RP23
47
5
4 47
RP22
4
5
RP17
47
[11/B7]
EXP[17:0]
EXP17
EXP13
EXP14
EXP15
EXP16
EXP12
EXP9
EXP0
EXP1
EXP2
EXP3
EXP4
EXP5
EXP6
EXP7
EXP8
EXP10
EXP11
HINBSY
[8/C8]
ADA_TUN_CE/
[12/D4]
ZONE2_PLL_MCKO
[16/B2]
MAIN_PLL_MCKO
[15/B2]
AUDIO_OSC
[10/B3]
DSPASP3FPGA
[6/D6]
DSPASP0FPGA
[6/C7]
SPORT_CLK_A
[6/D7]
SPORT_FS_A_N
[6/D7]
[6/C7]
SPORT_CLK_B
DSPBSP3FPGA
[6/B7]
[6/C7]
SPORT_FS_B_N
DEC_SDO0
[8/B3]
DEC_SDO1
[8/B3]
DEC_SDO2
[8/B3]
DEC_SDO3
[8/B3]
DEC_SDI
[8/B7]
DEC_IN_FSI
[8/B8]
DEC_IN_SCKI
[8/B8]
SPDIF_OPTO_IN[4:1]
[13/B5]
SPDIF_OPTO_IN2
SPDIF_OPTO_IN1
SPDIF_OPTO_IN3
SPDIF_OPTO_IN4
[13/D5]
SPDIF_COAX_IN[4:1]
SPDIF_COAX_IN4
SPDIF_COAX_IN2
SPDIF_COAX_IN1
SPDIF_COAX_IN3
IR_IN2
[18/C3]
MAIN_I2S_IN[3:1]
[12/C3]
MAIN_I2S_IN2
MAIN_I2S_IN1
MAIN_I2S_IN3
CPUADDR[20:0]
[1/D3,7/B5]
CPUADDR6
CPUADDR5
CPUADDR4
CPUADDR3
CPUADDR2
CPUADDR1
CPUADDR0
CPUADDR8
CPUADDR9
CPUADDR7
CPUCS2/
[1/B3,2/C7]
CPUWRL/
[1/B3,7/B5]
CPURD/
[1/B3,7/B5]
CPUCLKOUT
[1/D8]
FPGA_RESET/
[2/B4]
WRDCLKMON
[2/D3]
5
4
RP25
47
1
8 47
RP25
3
6 47
RP25
7
2
RP25
47
3
6 47
RP26
5
4
RP26
47
8
1 47
RP27
5
4
RP27
47
3
6 47
RP27
7
2
RP27
47
DATA_LATCHB
[12/B8]
[12/D4]
ADA_LATCH
ADA_SCLK
[12/D4]
REC_DAC_FS64/
[12/D4]
REC_ADC_MCKI/
[12/C4]
[12/D4]
REC_ADC_FS/
DEC_OUT_SCKI
[8/B3]
DEC_MCKI
[8/B3]
33
31
30
29
181
180
178
179
47
48
45
46
155
138
114
134
140
122
123
125
127
136
153
104
61
60
187
188
201
202
203
204
205
206
149
150
189
191
192
193
194
195
199
200
57
59
49
58
1
79
85
93
103
116
124
131
137
145
11
158
169
177
183
190
198
19
25
32
40
51
64
72
63
67
68
69
70
71
73
74
75
96
77
82
146
142
135
126
119
115
108
62
90
52
50
54
3
16
23
6
8
7
9
14
10
15
172
173
168
55
56
152
5
21
24
20
89
88
166
165
164
167
163
162
161
101
132
94
129
99
97
98
100
207
159
157
2
27
13
171
186
196
28
38
66
76
91
118
128
143
12
130
144
156
170
184
197
208
26
39
53
65
78
92
105
117
35
42
44
43
36
41
4
17
22
18
175
80
176
174
34
139
84
141
107
113
112
111
110
109
106
95
148
133
151
87
37
83
86
160
154
182
185
81
121
120
147
102
U41
NC
[2/D3]
LVDSPABIRQ/
47
R152
DSPASEL/
[6/D7]
[8/A8]
CRY_CLKSEL
[3/C8]
WCLKDIV8INT/
REC_DAC_I2S_OUT
[12/C4]
MAIN_I2S_OUT4
MAIN_I2S_OUT1
[12/C4]
MAIN_I2S_OUT[4:1]
MAIN_I2S_OUT2
MAIN_I2S_OUT3
MAIN_I2S_IN4
[12/D4]
[12/D3]
TUN_RDS_CLK
[12/D3]
TUN_RDS_DAT
REC_DAC_FS/
[12/D4]
[12/D4]
ADA_VC_SEL/
4
5
RP18
47
NC
NC
8
1 47
RP18
2
7
RP17
47
2
7
RP18
47
6
3 47
RP17
NC
NC
FP_ENCB_IN
[12/B6]
NC
NC
NC
NC
8
1
47
RP15
1
8
RP17
47
8
1 47
RP20
7
2 47
RP14
4
5
RP14
47
6
3
47
RP14
1
8
RP14
47
8
1 47
RP24
ZONE2_PLL_LOCK_DN/
[16/B8]
MAIN_PLL_PUMP_DN/
[15/B8]
MAIN_PLL_LOCK_DN/
[15/B8]
MAIN_PLL_PUMP_UP
[15/C8]
ZONE2_PLL_PUMP_DN/
[16/B8]
NC
NC
NC
NC
5
4 47
RP19
NC
NC
2
7
RP24
47
3
6
RP23
47
2
7
RP23
47
1
8
RP23
47
6
3 47
RP22
1
8
RP22
47
6
3 47
RP21
4
5
RP21
47
7
2 47
RP22
7
2 47
RP21
2
7
RP19
47
3
6
RP20
47
7
2 47
RP20
4
5
RP20
47
1
8
RP19
47
3
6
RP19
47
CRY_INTREQ/
[8/D7]
R158
FPGA_CCLK
[1/A6]
R148
FPGA_DONE
[1/B8,10/D8]
R150
LVDATA2
LVDATA0
LVDATA1
LVDATA[15:0]
[2/D4]
LVDATA7
LVDATA6
LVDATA5
LVDATA4
LVDATA3
[10/D8]
XFLASH_CCLK
R149
*
*
R151
SER_CLKA
[12/B8]
CRY_SCS/
[8/D7]
DSPBSEL/
[6/C7]
CRY_RXD
[8/D8]
CRY_SPICLK
[8/D8]
CRY_FCS/
[8/C7]
FP_SDATA_IN
[12/B6]
FP_SDATA_OUT
[12/B6]
FP_SDATA_LTCH
[12/B6]
DSPARXD
[6/D6,8/C8]
DSPASPICLK
[6/D6,8/C8]
XFLASH_INIT/
[10/D8]
LVKYBDIRQ/
[2/D3]
LVCRYIRQ/
[2/D3]
LVVIDTUNIRQ/
[2/D3]
FP_IR_IN1
[12/B6]
FP_ENCA_IN
[12/B6]
DSPATXD
[6/D6,8/C8]
CRY_FINTREQ/
[8/C7]
CRY_TXD
[8/D8]
BUFDIR
[2/C4]
VID_I2C_SDATA
[12/B3]
VID_I2C_SCLK
[12/B4]
DEC_OUT_FSI
[8/B3]
ZONE2_PLL_PUMP_UP
[16/C8]
MAIN_FS/
[12/D4]
CTRL_DATB
[12/B8]
STAT_DATA
[12/B7]
DATA_LATCHA
[12/B8]
XFLASH_DIN
[10/D3]
[13/B8]
DIG_REC_OUT
ADA_SDATA_OUT
[12/D4]
ADA_SDATA_IN
[12/D3]
XFLASH_CF/
[10/C3]
FPGA_PROG/
[1/B8]
FPGA_INIT/
[1/B8]
R135
*
*
R157
R128
R130
NC
FP_SDATA_CLK
[12/B6]
[12/B8]
CTRL_DATA
FPGA_SDATA
[1/B7]
8
1 47
RP21
3
6
RP24
47
4
5
RP24
47
8
1 47
RP16
2
7
RP16
47
6
3 47
RP16
4
5
RP16
47
2
7
RP15
47
6
3
47
RP15
4
5
RP15
47
1
8
RP28
47
7
2
47
RP28
3
6
RP28
47
5
4
47
RP28
NC
NC
6
3 47
RP18
NC
NC
*
R133
R129
R131
*
R134
[7/B5]
DISP_CTRL
STAT_DATB
[12/B7]
SER_CLKB
[12/B8]
VIDEO_REG
[12/B4]
VIDEO_DATA
[12/B4]
VIDEO_SCLK
[12/B4]
OSD_CS/
[12/B4]
SYNC_DETECT
[12/B4]
[12/C4]
MAIN_FS256/
R155
R156
FPGA_TDI
FPGA_TMS
FPGA_TCK
Summary of Contents for RV-8
Page 8: ......
Page 18: ...RV 8 Service Manual 3 6 ...
Page 54: ......
Page 76: ......
Page 132: ......
Page 156: ......
Page 157: ......
Page 158: ......
Page 159: ......
Page 160: ......
Page 161: ......
Page 162: ......
Page 163: ......
Page 164: ......
Page 165: ......
Page 166: ......
Page 167: ......
Page 168: ......
Page 169: ......
Page 170: ......
Page 171: ......
Page 172: ......
Page 173: ......
Page 174: ......
Page 175: ......
Page 176: ......
Page 177: ......
Page 178: ......
Page 179: ......
Page 180: ......
Page 181: ......
Page 182: ......
Page 183: ......
Page 184: ......
Page 185: ......
Page 246: ......
Page 247: ......