41
Quad-Core Intel® Xeon® Processor 5400 Series Electrical Specifications
7.
Threshold Region is defined as a region entered around the crossing point voltage in which the differential
receiver switches. It includes input threshold hysteresis.
8.
The crossing point must meet the absolute and relative crossing point specifications simultaneously.
9.
V
Havg
can be measured directly using “Vtop” on Agilent and “High” on Tektronix oscilloscopes.
10. For V
IN
between 0 V and V
H
.
11.
Δ
V
CROSS
is defined as the total variation of all crossing voltages as defined in note 3.
12. Measured from -200 mV to +200 mV on the differential waveform (derived from minus REFCLK-).
The signal must be monotonic through the measurement region for rise and fall time. The 400 mV
measurement window is centered on the differential zero crossing. See
Figure 2-15
.
Figure 2-12. Electrical Test Circuit
Figure 2-13. Differential Clock Waveform
Vtt
55 Ohms, 160 ps/in, 600 mils
0.3nH
0.9nH
0.6nH
Rtt = 55 Ohms
1.3pF
0.2pF
AC Timings specified at this point (@ Buffer pad)
Vtt
Buffer
Long Package
R
Load
Crossing
Voltage
Threshold
Region
VH
VL
Overshoot
Undershoot
Ringback
Margin
Rising Edge
Ringback
Falling Edge
Ringback,
BCLK0
BCLK1
Crossing
Voltage
Tp
Tp = T1: BCLK[1:0] period
Summary of Contents for E5420 - CPU XEON QUAD CORE 2.50GHZ FSB1333MHZ 12M LGA771 HALOGEN FREE TRAY
Page 1: ...318589 005 Quad Core Intel Xeon Processor 5400 Series Datasheet August 2008 ...
Page 8: ...8 Quad Core Intel Xeon Processor 5400 Series Datasheet ...
Page 14: ...14 ...
Page 106: ...Boxed Processor Specifications 106 Figure 8 4 Top Side Board Keepout Zones Part 1 ...
Page 107: ...107 Boxed Processor Specifications Figure 8 5 Top Side Board Keepout Zones Part 2 ...
Page 108: ...Boxed Processor Specifications 108 Figure 8 6 Bottom Side Board Keepout Zones ...
Page 109: ...109 Boxed Processor Specifications Figure 8 7 Board Mounting Hole Keepout Zones ...
Page 110: ...Boxed Processor Specifications 110 Figure 8 8 Volumetric Height Keep Ins ...