Document Number: 002-10634 Rev. *J
Page
197 of 307
S6J3350 Series
(7) Serial Chip Select Used (SCSCR: CSEN = 1)
◼
Serial clock output signal detect level "H" (SMR, SCSFR: SCINV = 0)
◼
Serial Chip select inactive level "L" (SCSCR, SCSFR: CSLVL = 0
(T
A
: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % / 3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, V
SS
= DV
SS
= 0.0 V, V
CC
12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCS ↑ → SCK ↓
setup time
t
CSSI
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x,
SCS16x to SCS17x
Master
mode
(CL = 20pF,
I
OL
= -5mA,
I
OH
= 5mA)
t
CSSU
*1
-15
-
ns
SCK ↑ → SCS ↓
hold time
t
CSHI
t
CSHD
*2
+0
-
ns
SCS
deselect time
t
CSDI
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
t
CSDS
*3
-15
+5t
CLK_LCPnA
*4
-
ns
SCS16x to SCS17x
t
CSDS
*3
-15
+5t
CLK_COMP
-
ns
SCS ↑ → SCK ↓
setup time
t
CSSI
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
Mode
(CL = 20pF,
I
OL
= -10mA,
I
OH
= 10mA)
t
CSSU
*1
-10
-
ns
SCK ↑ → SCS ↓
hold time
t
CSHI
t
CSHD
*2
+0
-
ns
SCS
deselect time
t
CSDI
SCS2x_0, SCS3x_0
t
CSDS
*3
-10
+5t
CLK_LCPnA
*4
-
ns
SCS ↑ → SCK ↓
setup time
t
CSSE
SCK0 to SCK4,
SCK8 to SCK12
SCS0x to SCS4x,
SCS8x to SCS12x
Slave
mode
(CL = 20pF,
I
OL
= -5mA,
I
OH
= 5mA)
4t
CLK_LCPnA
*4
+15
-
ns
SCK16 to SCK17,
SCS16x to SCS17x
4t
CLK_COMP
+15
-
ns
SCK ↑ → SCS ↓
hold time
t
CSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17,
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x
0
-
ns
SCS
deselect time
t
CSDE
SCS0x to SCS4x,
SCS8x to SCS12x
4t
CLK_LCPnA
*4
+15
-
ns
SCS16x to SCS17x
4t
CLK_COMP
+15
-
ns
SCS ↑ → SOT
delay time
t
DSE
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x,
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
SCS ↓ → SOT
delay time
t
DEE
0
-
ns