Document Number: 002-10634 Rev. *J
Page
134 of 307
S6J3350 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN638
(0x04FC)
RXCLK
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSEL
(0-7)
P0_17
P4_00
-
-
-
-
-
-
PORTSEL
(8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN639
(0x04FE)
TXCLK
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSEL
(0-7)
P0_20
P4_03
-
-
-
-
-
-
PORTSEL
(8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN685
(0x055A)
ADTRG0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSEL
(0-7)
P1_16
P2_10
-
-
-
-
-
-
PORTSEL
(8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN686
(0x055C)
ADTRG1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSEL
(0-7)
P4_22
P1_08
P2_11
-
-
-
-
-
PORTSEL
(8-15)
-
-
-
-
-
-
-
-
Notes:
−
When both GPIO_PORTEN.GPORTEN and PPC_PCFGR.PIE are configured as 0, the input signal is disconnected and
external interrupt cannot be detected. During disconnecting, I/O internally outputs "low" to internal logic, and if ELVR is
configured as low-level-detection, falling-edge-detection, or both-edge-detection it will be detected as external interrupt with
EIRR=1.
−
"Set 0" (Set 1) means that "0" ("1") is inputted.
−
OCUx_MODn is described as MODn pin in Traveo™ Platform Hardware Manual.