44
©2018 Integrated Device Technology, Inc.
August 30, 2018
VersaClock
®
6E Family Register Descriptions and Programming Guide
Table 83. RAM4 – 0x48: Output Divider 3 Step Spread Configuration Register
Bits
Default Value
Name
Function
D7
0
OD3_step[23:16]
24 bits used for modulation step size in register x46 x47 and x48.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
D0
0
Table 84. RAM4 – 0x49: Output Divider 3 Spread Modulation Rate Configuring Register
Bits
Default Value
Name
Function
D7
0
OD3_period[12:5]
13 bits used to configure spread modulation period in register x49 and x4A.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
D0
0
Table 85. RAM4 – 0x4A: Output Divider 3 Spread Modulation Rate Configuring Register
Bits
Default Value
Name
Function
D7
0
OD3_period[4:0]
13 bits used to configure spread modulation period in register x49 and x4A.
D6
0
D5
0
D4
0
D3
0
D2
0
unused
Unused Factory reserved bit.
D1
0
unused
Unused Factory reserved bit.
D0
0
unused
Unused Factory reserved bit.