176
Operand Format and Number of States Required for Execution
Notes
No. of
States
Mnemonic
Operands
Addressing
Mode
Instruction Format
1st byte
2nd byte
3rd byte
4th byte
5th byte
6th byte
7th byte
8th byte
9th byte
10th byte
Register
indirect
Register
indirect with
displacement
Register
indirect with
pre-decrement
STC.W
STC.W
STC.W
STC.W
STC.W
STC.W
CCR,@ERd
CCR,@(d:16,ERd)
CCR,@(d:24,ERd)
CCR,@–ERd
CCR,@aa:16
CCR,@aa:24
Absolute
address
0
0
0
0
0
0
1
1
1
1
1
1
4
4
4
4
4
4
0
0
0
0
0
0
6
6
7
6
6
6
9
F
8
D
B
B
erd
erd
erd
erd
1
1
0
1
0
0
0
0
0
0
6
B
A
0
0
disp
abs
abs
0
0
8
A
disp
6
8
12
8
8
10
0
2.2.58(2)