-i-
Table of Contents
______________________________________________________________________________
SECTION TITLE PAGE
1 Introduction and Specifications ........................... 1-1
INTRODUCTION1 ............................................ 1-1
SPECIFICATIONS ........................................... 1-1
Theory of Operation ....................................... 2-1
VECTOR OUTPUT I/O MODULE OVERVIEW ........................ 2-1
INPUT SECTION THEORY OF OPERATION ........................ 2-5
Mainframe to Bus Interface Functional Block ......... 2-5
MAINFRAME ADDRESSING OF THE MODULE ............. 2-5
CUSTOM CHIP SELECTION .......................... 2-6
Custom Chip Functional Block ........................ 2-8
Clock and Enable Mux Functional Block ............... 2-9
CLOCK AND ENABLE MUX OPERATION ................. 2-9
General Control Latch Functional Block .............. 2-11
CONTROL REGISTER ............................... 2-12
DATA COMPARISON INPUTS ......................... 2-12
FUSE DETECTION ................................. 2-12
DATA COMPARISON AND GENERAL INTERRUPTS ......... 2-13
DATA COMPARE EQUAL OUTPUT PIN .................. 2-13
OPERATION OF GENERAL CONTROL LATCH BLOCK ....... 2-13
Connector Code Functional Block ..................... 2-16
Input Protection Functional Block ................... 2-16
OUTPUT SECTION THEORY OF OPERATION ....................... 2-16
Main PCA to Top PCA Interface Functional Block ...... 2-17
ADDRESSING ..................................... 2-18
Internal Oscillator Control Functional Block ........ 2-20
Output Control Functional Block ..................... 2-20
RAM Select Functional Block ......................... 2-21
CHIP COUNTER OPERATION ......................... 2-22
SSLOGIC (Start/Stop Logic) Functional Block ......... 2-22
SIGNAL POLARITY/CONTROL REGISTER ............... 2-22
DRIVE CLOCK SELECTION .......................... 2-23
HANDSHAKE SYNCHRONIZATION ...................... 2-24
VECTOR DRIVE COMPLETE LOGIC .................... 2-25
Vector Address Functional Block ..................... 2-26
Vector Pattern RAM Functional Block ................. 2-26
Vector Control RAM Functional Block ................. 2-26
Loop Control Functional Block ....................... 2-27
Capture Clock Functional Block ...................... 2-28
Drive Status Functional Block ....................... 2-28
Output Protection Functional Block .................. 2-29
Summary of Contents for 9100 Series
Page 6: ... iv ...
Page 8: ... vi ...
Page 15: ...2 Theory of Operation 2 3 Figure 2 1 Input Section Functional Block Diagram ...
Page 16: ...2 Theory of Operation 2 4 Figure 2 2 Output Section Functional Block Diagram ...
Page 19: ...2 Theory of Operation 2 7 Figure 2 3 Input Section Address Decoding Summary ...
Page 42: ...2 Theory of Operation 2 30 ...
Page 50: ...4 List of Replaceable Parts 4 2 ...
Page 54: ...4 List of Replaceable Parts 4 6 Figure 4 1 9100A 017 Final Assembly ...
Page 55: ...4 List of Replaceable Parts 4 7 Figure 4 1 9100A 017 Final Assembly cont ...
Page 57: ...4 List of Replaceable Parts 4 9 Figure 4 2 A1 Main PCA ...
Page 59: ...4 List of Replaceable Parts 4 11 Figure 4 3 A2 Top PCA ...
Page 64: ...4 List of Replaceable Parts 4 16 ...
Page 66: ...5 Schematic Diagrams 5 2 ...
Page 67: ...5 Schematic Diagrams 5 3 Figure 5 1 A1 Main PCA ...
Page 68: ...5 Schematic Diagrams 5 4 Figure 5 1 A1 Main PCA cont ...
Page 69: ...5 Schematic Diagrams 5 5 Figure 5 2 A2 Top PCA ...
Page 70: ...5 Schematic Diagrams 5 6 Figure 5 2 A2 Top PCA cont ...
Page 74: ...Index Index 4 ...