1/Introduction and Specifications
1-3
Table 1-1. Vector Output I/O Module Specifications (cont.)
______________________________________________________________________________
DR CLK
START Setup Time .................. 20 ns minimum.
STOP Setup Time ................... 20 ns minimum.
ENABLE Setup Time ................. 15 ns minimum.
ENABLE Hold Time .................. 35 ns minimum.
Input Impedance:
DR CLK ................................. 40 kilohm minimum, 35 pF maximum.
TRISTATE- .............................. 40 kilohm minimum, 80 pF maximum.
WAIT ................................... 40 kilohm minimum, 50 pF maximum.
VECTOR OUTPUT I/O MODULE INPUT:
Input Impedance ............................ 50 kilohm minimum, 90 kilohm
typical; 100 pF maximum, 65 pF
typical.*
Operating Voltage Range .................... -0.5V to +5.5V (all lines).
Input/Output Protection .................... +10V/-5V for one minute
maximum, one line only (all
lines).
Input Thresholds:
________________________________________________
| | | |
| TTL | CMOS | |
|_________|__________|___________________________|
| | | |
| 5.0V | 5.0V | \ |
| | | >- Guaranteed HIGH |
| 2.6V | 3.4V | < |
| | | >- HIGH or INVALID |
| 2.1V | 2.9V | < |
| | | >- Guaranteed INVALID |
| 1.0V | 1.2V | < |
| | | >- LOW or INVALID |
| 0.6V | 0.8V | < |
| | | >- Guaranteed LOW |
| 0.0V | 0.0V | / |
|_________|__________|___________________________|
CLOCK, START, STOP, and ENABLE Inputs:
Thresholds:
Logic LOW ......................... 0.8V maximum.
Logic HIGH ........................ 2.0V minimum.
Input Current .......................... 125 uA maximum.
Input/Output Protection ................ +10V/-5V for one minute
maximum, one line only.
______________________________________________________________________________
*
Input capacitance includes the Y9100A-102 Card Edge Interface Module.
______________________________________________________________________________
Summary of Contents for 9100 Series
Page 6: ... iv ...
Page 8: ... vi ...
Page 15: ...2 Theory of Operation 2 3 Figure 2 1 Input Section Functional Block Diagram ...
Page 16: ...2 Theory of Operation 2 4 Figure 2 2 Output Section Functional Block Diagram ...
Page 19: ...2 Theory of Operation 2 7 Figure 2 3 Input Section Address Decoding Summary ...
Page 42: ...2 Theory of Operation 2 30 ...
Page 50: ...4 List of Replaceable Parts 4 2 ...
Page 54: ...4 List of Replaceable Parts 4 6 Figure 4 1 9100A 017 Final Assembly ...
Page 55: ...4 List of Replaceable Parts 4 7 Figure 4 1 9100A 017 Final Assembly cont ...
Page 57: ...4 List of Replaceable Parts 4 9 Figure 4 2 A1 Main PCA ...
Page 59: ...4 List of Replaceable Parts 4 11 Figure 4 3 A2 Top PCA ...
Page 64: ...4 List of Replaceable Parts 4 16 ...
Page 66: ...5 Schematic Diagrams 5 2 ...
Page 67: ...5 Schematic Diagrams 5 3 Figure 5 1 A1 Main PCA ...
Page 68: ...5 Schematic Diagrams 5 4 Figure 5 1 A1 Main PCA cont ...
Page 69: ...5 Schematic Diagrams 5 5 Figure 5 2 A2 Top PCA ...
Page 70: ...5 Schematic Diagrams 5 6 Figure 5 2 A2 Top PCA cont ...
Page 74: ...Index Index 4 ...