G-
T
W
-000
0226.3.2
PCM_CLK
PCM_SYNC
PCM_OUT
PCM_IN
MSB (LSB)
LSB (MSB)
f
sclk
t
sclkh
t
tsclkl
t
hsclksynch
t
susclksynch
t
dpout
t
dsclkhpout
t
dpoutz
t
dpoutz
t
supinsclkl
t
hpinsclkl
t
r
,t
f
LSB (MSB)
MSB (LSB)
Figure 9.18: PCM Slave Timing Long Frame Sync
G
-TW
-0
000227
.3.2
PCM_CLK
PCM_SYNC
PCM_OUT
PCM_IN
MSB (LSB)
LSB (MSB)
f
sclk
t
sclkh
t
tsclkl
t
hsclksynch
t
susclksynch
t
dpoutz
t
dpoutz
t
supinsclkl
t
hpinsclkl
t
r
,t
f
LSB (MSB)
MSB (LSB)
t
dsclkhpout
Figure 9.19: PCM Slave Timing Short Frame Sync
9.3.9
PCM_CLK and PCM_SYNC Generation
CSR8640 BGA has 2 methods of generating PCM_CLK and PCM_SYNC in master mode:
Advance Information
This material is subject to CSR's non-disclosure agreement
© Cambridge Silicon Radio Limited 2011
Page 55 of 110
CS-209182-DSP1
CSR8640 BGA
Data Sheet