Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1495 General Purpose VME Board
12/02/2010
8
NPO:
Filename:
Number of pages:
Page:
00117/04:V1495.MUTx/08 V1495_REV8.DOC
42
4
4.14.
USER
FPGA
F
LASH
M
EMORY
...........................................................................................................20
4.15.
USER
FPGA
C
ONFIGURATION
R
EGISTER
..........................................................................................21
5.
V1495 USER FPGA REFERENCE DESIGN KIT...................................................................................22
5.1.
I
NTRODUCTION
.......................................................................................................................................22
5.2.
D
ESIGN
K
IT
............................................................................................................................................22
5.2.1.
V1495HAL .....................................................................................................................................22
5.2.2.
COIN_REFERENCE Design .........................................................................................................23
5.3.
I
NTERFACE DESCRIPTION
........................................................................................................................25
5.3.1.
Global Signals ...............................................................................................................................25
5.3.2.
REGISTER INTERFACE ...............................................................................................................25
5.3.3.
V1495 Front Panel Ports (PORT A,B,C,G) INTERFACE.............................................................26
5.3.4.
V1495 Mezzanine Expansion Ports (PORT D,E,F) INTERFACE .................................................26
5.3.5.
PDL Configuration Interface.........................................................................................................26
5.3.6.
Delay Lines and Oscillators I/O ....................................................................................................27
5.3.7.
SPARE Interface ............................................................................................................................27
5.3.8.
LED Interface ................................................................................................................................27
5.4.
R
EFERENCE DESIGN DESCRIPTION
..........................................................................................................27
5.5.
REGISTER
DETAILED
DESCRIPTION .............................................................................................31
5.5.1.
V1495 Front Panel Ports Registers (PORT A,B,C,G) ...................................................................31
5.5.2.
V1495 Mezzanine Expansion Ports Registers (PORT D,E,F) .......................................................32
5.5.3.
Delay Selection ..............................................................................................................................32
5.5.4.
PDL DELAY VALUE SETTING AND READBACK ......................................................................33
5.5.5.
Delay Unit using PDLs..................................................................................................................34
5.5.6.
Delay Unit using DLOs .................................................................................................................35
5.6.
Q
UARTUS
II
W
EB
E
DITION
P
ROJECT
......................................................................................................36
5.7.
F
IRMWARE UPGRADE
..............................................................................................................................42
LIST OF FIGURES
F
IG
.
1.1:
M
OD
.
V1495
B
LOCK
D
IAGRAM
.................................................................................................................7
F
IG
.
2.1:
M
ODEL
V1495
FRONT PANEL
(
WITH
A395A/B/C
PIGGY BACK BOARDS
) ...................................................9
F
IG
.
2.2:
M
ULTIPIN CONNECTOR PIN ASSIGNMENT
.................................................................................................11
F
IG
.
2.3:
M
OD
.
A967
C
ABLE
A
DAPTER
.................................................................................................................12
F
IG
.
3.1:
T
IMERS DIAGRAM
....................................................................................................................................14
F
IG
.
3.2:
G
ATE PULSE EXAMPLE
.............................................................................................................................14
F
IG
.
3.3:
T
IMER
2
AND
T
IMER
3
USED TOGETHER FOR HANDLING A
G
ATE PULSE
.....................................................15
F
IG
.
3.4:
FPGA
VME
DIAGRAM
.............................................................................................................................15
F
IG
.
3.5:
FPGA
USER
DIAGRAM
............................................................................................................................16
F
IG
.
4.1:
I
NTERRUPT
L
EVEL
R
EGISTER
...................................................................................................................18
F
IG
.
4.2:
I
NTERRUPT
V
ECTOR
R
EGISTER
................................................................................................................19
F
IG
.
4.3:
G
EOGRAPHICAL ADDRESS REGISTER
........................................................................................................19
F
IG
.
4.4:
F
IRMWARE
R
EVISION
R
EGISTER
..............................................................................................................19