
Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1495 General Purpose VME Board
12/02/2010
8
NPO:
Filename:
Number of pages:
Page:
00117/04:V1495.MUTx/08 V1495_REV8.DOC
42
31
NAME
ADDRESS
DATA SIZING
ACCESS
NOTES
DEFAULT
E_CONTROL_L 0x002C
D16
RW
X"0000"
E_CONTROL_H 0x002E
D16
RW
X"0000"
E_DATA_L 0x0030 D16
RW
X"0000"
E_DATA_H 0x0032 D16
RW
X"0000"
F_CONTROL_L 0x0034
D16
RW
X"0000"
F_CONTROL_H 0x0036
D16
RW
X"0000"
F_DATA_L 0x0038 D16
RW
X"0000"
F_DATA_H 0x003A D16
RW
X"0000"
REVISION
0x003C
D16
RW
Firmware revision . For example,
the register conent for release 1.0 is
X”0100”.
X"XXYY"
PDL_CONTROL 0x003E
D16
RW
It allows to either set the PDL
delay though either on-board
switches or via VMEbus.
X”0001”;
Default : PDL
delay is set by
on-board dip-
switches
PDL_DATA 0x0040 D16
RW
X”0000”
D_IDCODE
0x0042
D16
RO
Read Slot D mezzazine ID Code.
ID Code is X”0007” if no
mezzanine is plugged.
E_IDCODE
0x0044
D16
RO
Read Slot E mezzazine ID Code.
ID Code is X”0007” if no
mezzanine is plugged
F_IDCODE
0x0046
D16
RO
Read Slot F mezzazine ID Code.
ID Code is X”0007” if no
mezzanine is plugged
5.5. REGISTER DETAILED DESCRIPTION
5.5.1.
V1495 Front Panel Ports Registers (PORT A,B,C,G)
The Front Panel ports (A,B,C,G) can be configured and accessed using a set of
registers:
The x_MASK_y (x can be A,B,C; y can be L or H) registers can be used to selectively
mask a bit of a port. Each status register is split into two 16 bit register (MASK_L
corresponds to MASK[15:0], while MASK_H corresponds to MASK[31:16]). There is not a