CON37 Register
The Neon
NEO-8-104
BitFlow, Inc.
Version G.5
MEM_ADDR_HI
R/W, CON37[3..0], Neon
This register is the upper 4 bits used to access the flash or ROM memory on boards
that have it. This is not a user programmable register.
MEM_CS
R/W, CON37[4], Neon
This bit is the chip select which controls both reading and writing to either the flash or
the ROM. This bit controls both host access and FPGA download source.This is not a
user programmable register.
MEM_WRITE
R/W, CON37[5], Alta, Neon
Used to write to SRAM. Writing a 1 to this bit force the data in MEM_DATA to be writ-
ten to the address in MEM_ADDR.
DWNLD_MODE
R/W, CON37[7..6], Alta, Neon
Future use.
MEM_DATA
R/W, CON37[15..8], Neon
This bitfield provides data access used when reading or writing the flash or ROM on
boards that support these features. This is not a user programmable register.
MEM_CS
Meaning
0
Host and FPGA access is to/from the ROM
1
Host and FPGA access is to/from the flash
Summary of Contents for NEO-PCE-CLB
Page 8: ... TOC 6 BitFlow Inc Version ...
Page 22: ...Virtual vs Hardware Frame Grabbers The Neon NEO 1 12 BitFlow Inc Version G 5 ...
Page 64: ...NTG Control Registers The Neon NEO 3 6 BitFlow Inc Version G 5 ...
Page 90: ...PoCL Control Registers The Neon NEO 6 6 BitFlow Inc Version G 5 ...
Page 266: ...Power Consumption The Neon NEO 12 6 BitFlow Inc Version G 5 ...
Page 294: ...NEO PCE DIF I O Connector Pinout P3 The Neon NEO 13 28 BitFlow Inc Version G 5 ...
Page 300: ...Index BitFlow Inc ...