NEO-PCE-CLB General Description
The Neon
NEO-1-2
BitFlow, Inc.
Version G.5
1.2 NEO-PCE-CLB General Description
Figure 1-1 illustrates the block diagram of the NEO-PCE-CLB.
Figure 1-1 NEO-PCE-CLB Block Diagram
The NEO-PCE-CLB implements the Camera Link base configuration, i.e. it can accept
a single camera putting out up to 24 bits of data.
The NEO-PCE-CLB can accept input data at up to 85 Mhz.
The following paragraphs are a short description of each block.
The Camera Link Interface block implements the CL base configuration This block has
the Channel Link IC, the Camera Control drivers and the serial communication trans-
ceivers.
The MUX block packs and assembles the data from the Camera Link block before it is
pushed into the FIFO. This block re-arranges on-the-fly the data from the camera’s
taps so that the data is written in raster scan format in the host memory.
24
64
64
64
64
64
64
64
Camera L
i
nk
Interface
MUX
V
i
deo P
i
pel
i
ne,
Data Packer
PCI Interface,
Scatter-Gather
DMA Eng
i
ne
Camera
Control,
CTABs
FIFO
I/O,
Tr
i
ggers,
Encoders
UART
Ser
i
al
Interface
P10
Local Bus
PCI Express Bus
CL1
Summary of Contents for NEO-PCE-CLB
Page 8: ... TOC 6 BitFlow Inc Version ...
Page 22: ...Virtual vs Hardware Frame Grabbers The Neon NEO 1 12 BitFlow Inc Version G 5 ...
Page 64: ...NTG Control Registers The Neon NEO 3 6 BitFlow Inc Version G 5 ...
Page 90: ...PoCL Control Registers The Neon NEO 6 6 BitFlow Inc Version G 5 ...
Page 266: ...Power Consumption The Neon NEO 12 6 BitFlow Inc Version G 5 ...
Page 294: ...NEO PCE DIF I O Connector Pinout P3 The Neon NEO 13 28 BitFlow Inc Version G 5 ...
Page 300: ...Index BitFlow Inc ...