![BitFlow NEO-PCE-CLB Hardware Reference Manual Download Page 18](http://html.mh-extra.com/html/bitflow/neo-pce-clb/neo-pce-clb_hardware-reference-manual_2758658018.webp)
NEO-PCE-DIF General Description
The Neon
NEO-1-8
BitFlow, Inc.
Version G.5
1.5 NEO-PCE-DIF General Description
Figure 1-4 illustrates the block diagram of the NEO-PCE-DIF
Figure 1-4 NEO-PCE-DIF Block Diagram
The NEO-PCE-DIF supports one differential camera up to 32 bits.
The NEO-PCE-DIF can accept input data at up to 85 Mhz.
The following paragraphs are a short description of each block.
The MUX block packs and assembles the data from the Camera Link block before it is
pushed into the FIFO. This block re-arranges on-the-fly the data from the camera’s
taps so that the data is written in raster scan format in the host memory.
The FIFO block decouples the camera from the DMA engine. It is implemented with
dual ported memories.
16
16
64
64
64
64
64
64
64
MUX
V
i
deo P
i
pel
i
ne,
Data Packer
PCI Interface,
Scatter-Gather
DMA Eng
i
ne
Camera
Control,
CTABs
FIFO
UART
Ser
i
al
Interface
Local Bus
PCI Express Bus
P2
B
i
ts 16 to 31
P7
B
i
ts 0 to 15
Summary of Contents for NEO-PCE-CLB
Page 8: ... TOC 6 BitFlow Inc Version ...
Page 22: ...Virtual vs Hardware Frame Grabbers The Neon NEO 1 12 BitFlow Inc Version G 5 ...
Page 64: ...NTG Control Registers The Neon NEO 3 6 BitFlow Inc Version G 5 ...
Page 90: ...PoCL Control Registers The Neon NEO 6 6 BitFlow Inc Version G 5 ...
Page 266: ...Power Consumption The Neon NEO 12 6 BitFlow Inc Version G 5 ...
Page 294: ...NEO PCE DIF I O Connector Pinout P3 The Neon NEO 13 28 BitFlow Inc Version G 5 ...
Page 300: ...Index BitFlow Inc ...