8
8
7
7
6
6
5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
PD24
PD29
PD30
PD31
PD28
PD[0..31]
PD0
SPI0_NPCS2
PA1
MCI0_CDA
PA2
MCI0_CK
PA3
MCI0_DA1
PA5
MCI0_DA3
PA6
AC97FS
PA7
AC97CK
PA4
MCI0_DA2
PA9
AC97RX
PA10 PWM1
PA11 PWM3
PA8
AC97TX
PA13 CANRX
PA14
PA15
PA12 CANTX
PA17 ISI_D1
PA18 ISI_D2
PA19 ISI_D3
PA16 ISI_D0
PA21 ISI_D5
PA22 ISI_D6
PA23 ISI_D7
PA20 ISI_D4
PA25 ISI_HSYNC
PA26 ISI_VSYNC
PA27 ISI_MCK
PA24 ISI_PCK
PA29 ISI_D9
PA30 ISI_D10
PA31 ISI_D11
PA28 ISI_D8
PB1
TK0
PB2
TD0
PB3
RD0
PB5
TWCK
PB6
TF1
PB7
TK1
PB4
TWD
PB9
RD1
PB10
PCK1
PB11
PB8
TD1
PB13
AD0
PB14
AD1
PB15
AD2
PB12
PB17
AD4
PB18
AD5
PB19
AD6
PB16
AD3
PB21
ETXCK
PB22
ERXDV
PB23
ETX0
PB20
AD7
PB25
ERX0
PB26
ERX1
PB27
ERXER
PB24
ETX1
PB29
EMDC
PB30
EMDIO
PB31
PB28
ETXEN
PB[0..31]
PB0
TF0
PA[0..31]
PC1
LCDHSYNC
PC2
LCDDOTCK
PC3
LCDDEN
PC5
PC6
LCDD2
PC7
LCDD3
PC4
PC9
LCDD5
PC10 LCDD6
PC11 LCDD7
PC8
LCDD4
PC13
PC14 LCDD10
PC15 LCDD11
PC12
PC17 LCDD13
PC18 LCDD14
PC19 LCDD15
PC16 LCDD12
PC21
PC22 LCDD18
PC23 LCDD19
PC20
PC25 LCDD21
PC26 LCDD22
PC27 LCDD23
PC24 LCDD20
PC29 PWM2
PC30 DRXD
PC31 DTXD
PC28 PWM0
PC[0..31]
PC0
PA0
MCI0_DA0
PD1
SPI0_NPCS3
PD2
PD3
PD5
PD6
PD7
PD4
PD9
PD10
PD11
PD8
PD13
PD14
PD15
PD12
PD17
PD18
PD19
PD16
PD21
PD22
PD23
PD20
PD25
PD26
PD27
ISI_D[0..11]
ISI_MCK
ISI_VSYNC
ISI_HSYNC
ISI_PCK
PA14
PA15
VDDIOP1
ETXCK
ETXEN
ETX0
ETX1
ERX0
ERX1
ERXER
ERXDV
EMDIO
EMDC
NRST
PB11
NRST
DTXD
DRXD
CANTX
CANRX
PC12
HDMA
HDPA
HDMB
HDPB
TWD
TWCK
TWD
TWCK
PC20
PC21
MCI1_DA0
MCI1_DA1
MCI1_DA2
MCI1_DA3
MCI1_CDA
MCI1_CK
MCI0_CDA
MCI0_CK
MCI0_DA0
MCI0_DA1
MCI0_DA2
MCI0_DA3
AC97FS
AC97CK
AC97TX
AC97RX
NRST
LCDD[10..15]
LCDD[18..23]
LCDD[2..7]
LCDHSYNC
LCDDOTCK
LCDDEN
PWM0
PC0
SPI0_MOSI
SPI0_MISO
SPI0_SPCK
PC4
PC5
FPGA[0..275]
FPGA[0..275]
NRST
FPGA[0..275]
PB[0..31]
PC[0..31]
PD[0..31]
PA[0..31]
HDMA
HDPA
HDMB
HDPB
VDDIOP1
SPI0_MISO
PA0
SPI0_MOSI
PA1
SPI0_SPCK
PA2
TF1
TK1
TD1
RD1
TF0
TK0
TD0
RD0
BCK
DATAI
DATAO
WS
PCK1
SPI0_NPCS3
SPI0_NPCS2
PB[0..31]
PC[0..31]
PA[0..31]
PD[6..13]
PWM3
PWM1
PWM2
MCI1_CDA
PA17
MCI1_CK
PA16
MCI1_DA0
PA18
MCI1_DA1
PA19
MCI1_DA2
PA20
MCI1_DA3
PA21
PD[0..31]
VCCIO3
VCCIO2
VCCIO1
AD4
AD5
AD6
AD7
AD0
AD1
AD2
AD3
REV
DATE
MODIF.
DES.
DATE
VER.
SCALE
1/1
REV.
SHEET
This agreement is our property. Reproduction and publication without our written authorization shall expose offender to legal proceedings.
INIT EDIT
A
AT91CAP-DKM
1
13
27-OCT-06
B
JPG
DIAGRAM
XX-XXX-XX
XXX
JPG
24-APR-07
B
REV
DATE
MODIF.
DES.
DATE
VER.
SCALE
1/1
REV.
SHEET
This agreement is our property. Reproduction and publication without our written authorization shall expose offender to legal proceedings.
INIT EDIT
A
AT91CAP-DKM
1
13
27-OCT-06
B
JPG
DIAGRAM
XX-XXX-XX
XXX
JPG
24-APR-07
B
REV
DATE
MODIF.
DES.
DATE
VER.
SCALE
1/1
REV.
SHEET
This agreement is our property. Reproduction and publication without our written authorization shall expose offender to legal proceedings.
INIT EDIT
A
AT91CAP-DKM
1
13
27-OCT-06
B
JPG
DIAGRAM
XX-XXX-XX
XXX
JPG
24-APR-07
B
CAP9 PIO USAGE
L
C
D
A
C
9
7
I2
S
E
T
H
E
R
N
E
T
U
S
B
C
A
N
M
C
I
M
C
I
IS
I
A
D
C
4X4 KEYPADS
(ISI_CTRL1)
(ISI_CTRL2)
(ETH_MDINTR)
(MCI0_CD)
(MCI1_CD)
(LCD_PCI)
(LCD_IRQ)
(LCD_BUSY)
(CANRS)
(KBD0)
(KBD1)
(KBD2)
(KBD3)
(KBD4)
(KBD5)
(KBD6)
(KBD7)
page 10,11,12
J30, J31,J32
J23
page 7, 8
J26
page 2
J4
page 3
J28
J29
J24
J21
J6, J7
page 4
page 5
J12
J14
J16
page 6
page 9
J33
J35, J36
page 13
(PA0/SPI0_MISO)
(PA3/SPI0_NPCS1)
(PA4/SPI0_NPCS1)
(PA5/SPI0_NPCS0)
(PA1/SPI0_MOSI)
(PA2/SPI0_SPCK)
LCD & TSC
IRQ
SPCK
BUSY
MOSI
MISO
NPCS
B[0..5]
G[0..5]
R[0..5]
PCI
VCTRL
DTMG
HSYNC
DCLK
GND
3V3
TP6
5016
TP6
5016
TP7
5016
TP7
5016
TP8
5016
TP8
5016
TP9
5016
TP9
5016
TP10
5016
TP10
5016
TP11
5016
TP11
5016
TP12
5016
TP12
5016
TP13
5016
TP13
5016
TP14
5016
TP14
5016
TP15
5016
TP15
5016
FPGA CONNECTORS
FPGA[0..275]
NRST
12V
-12V
GND
5V
VCCIO1
VCCIO2
VCCIO3
J2
J2
1
2
3
J1-1
J1-1
1
2
3
J3-2
J3-2
4
5
6
MEZZANINE CONNECTORS
FPGA[0..275]
WKUP
HDMA
VDDIOP1
HDMB
PC[0..31]
NRST
PA[0..31]
PD[0..31]
PB[0..31]
HDPA
SHDN
HDPB
2V5
1V8
GND
1V2
5V
3V3
VCCIO1
VCCIO2
VCCIO3
J1-3
J1-3
7
8
9
J3-4
J3-4
10
1
1
12
SERIAL DEVICES
ISI_D[0..11]
CTRL1
SCL
CTRL2
SDA
ISI_VSYNC
ISI_HSYNC
ISI_MCK
ISI_PCK
MCI0_DA3
MCI0_DA0
MCI0_DA1
MCI0_DA2
MCI0_CDA
MCI0_CD
MCI1_CD
MCI1_DA3
MCI1_DA0
MCI1_DA1
MCI1_DA2
MCI1_CDA
MCI1_CK
MCI0_CK
VDDIOP1
2V5
1V8
GND
3V3
TP5
5016
TP5
5016
J3-1
J3-1
1
2
3
UI & PIO CONNECTORS
PB[0..31]
PA[0..31]
PD[0..31]
PC[0..31]
KBD[0..7]
PWRLED
USERLED1
USERLED2
GND
3V3
COMMUNICATION
DRXD
DTXD
CANRS
CANTX
CANRX
HDMA
HDPA
HDMB
HDPB
NRST
TXD0
TXD1
TX_EN
RXD0
RXD1
RX_DV
RX_ER
MDINTR
MDC
MDIO
TX_CLK
GND
3V3
5V
FPGA UPSTREAM
FPGA[0..275]
GND
3V3
VCCIO3
SOUND & ADC
EXTCLK
SDATA_OUT
SYNC
RST#
BITCLK
SDATA_IN
SYSCLK
L3DATA
L3CLOCK
ADC1
ADC3
ADC4
ADC2
GND
5V
3V3
DATAO
BCK
DATAI
WS
J3-3
J3-3
7
8
9
J1-4
J1-4
10
1
1
12
J1-2
J1-2
4
5
6
ATX POWER SUPPLY
SHDN
12V
2V5
1V8
-12V
GND
1V2
5V
3V3
Summary of Contents for AT91CAP9
Page 1: ...6321B CAP 02 Jul 07 AT91CAP9A DK Development Kit User Guide ...
Page 2: ...1 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 42: ...4 4 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 44: ...5 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 128: ...7 82 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 132: ...9 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 136: ...11 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 138: ...12 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 142: ...14 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 157: ...15 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...
Page 173: ...16 2 AT91CAP9A DK Development Kit User Guide 6321B CAP 02 Jul 07 ...