![Atmel AT90S8414 Manual Download Page 21](http://html1.mh-extra.com/html/atmel/at90s8414/at90s8414_manual_3003427021.webp)
AT90S8414
Preliminary
4-21
System Clock Ø
T1
T2
T3
T4
External Address [7..0]
External Data Bus (read)
RD
WR
External Data Bus (write)
External Address [15..8]
ALE
Figure 23: External Data SRAM Memory Cycles without Wait State
The external data SRAM memory access cycle with the Wait State bit enabled (Wait State active) is shown in Figure 24.
System Clock Ø
T1
T2
T3
T4
External Address [7..0]
External Data Bus (read)
RD
WR
External Data Bus (write)
External Address [15..8]
ALE
Internal Wait State
Figure 24: External Data SRAM Memory Cycles with Wait State