A file of the form
pms_vxxx.bin
Binary configuration file for the
Power Management IC
(PMIC) on
the V2M-Juno r2 motherboard.
A
tapid.arm
file
Contains JTAG ID codes for the V2M-Juno r2 motherboard and
LogicTile daughterboards.
The following example shows a typical V2M-Juno r2 motherboard configuration
board.txt
file.
BOARD: HBI0262
TITLE: Motherboard configuration file
[MCCS]
MBBIOS mbb_v117.ebf ;MB BIOS IMAGE
[FPGAS]
MBIOFPGA: io_v114.bit ;MB IOFPGA
[PMIC]
MBPMIC: pms_v103.bin ;MB PMIC
[OSCCLKS]
TOTALOSCCLKS: 11
OSC0: 50.O ;OSC0 Juno SYSREFCLK (System clock)
OSC1: 50.O ;OSC1 Juno AONREFCLK (Always on)
OSC2: 50.O ;OSC2 Juno PXLREFCLK (HS pixel clock)
OSC3: 50.O ;OSC3 Juno PXLCLKIN (LS pixel clock)
OSC4: 2.11 ;OSC4 Juno I2SCLK (Audio)
OSC5: 50.O ;OSC5 Juno SMCMCLK (Static memory)
OSC6: 50.O ;OSC6 Juno CA53_REF_CLK (RSVD)
OSC7: 50.O ;OSC7 Juno CA72 REF_CLK (RSVD)
OSC8: 50.O ;OSC8 Juno GPU REF_CLK (RSVD)
OSC9: 50.O ;OSC9 IOFPGA BOOT (RSVD)
OSC10: 24.O ;OSC10 IOFPGA UART (RSVD)
OSC11: 7.37 ;OSC11 Juno UARTCLK (UART clock)
Related concepts
3.3.4
Contents of the
SITE1
directory
The
SITE1
directory contains files that relate to the Juno r2 SoC and to external memory on the
V2M-Juno r2 motherboard that the Juno r2 SoC can access.
The
SITE1
subdirectory contains an
HBI0262D
subdirectory that matches the HBI code of the V2M-Juno
r2 motherboard. The
HBI0262D
subdirectory contains the following files:
A
board.txt
file
Contains configuration information for the SCC registers in the Juno r2 SoC.
An
images.txt
file
Defines the files that the MCC loads into external memory during configuration.
The following example shows a typical V2M-Juno r2 motherboard
board.txt
file in the
SITE1
directory
that relates to the Juno r2 SoC.
BOARD: HBI0262
TITLE: V2M-Juno DevChip Configuration File
[SCC REGISTERS]
TOTALSCCS: 7 ;Total Number of SCC registers
SCC: 0x100 0x801F1000 ;A72 PLL Register 0 (800MHz)
SCC: 0x104 0x0000F100 ;A72 PLL Register 1
SCC: 0x108 0x801B1000 ;A53 PLL Register 0 (700MHz)
SCC: 0x10C 0x0000D100 ;A53 PLL Register 1
SCC: 0x0F8 0x0BEC0000 ;BL1 entry point
Caution
ARM reserves these registers. You must not write to them.
3 Configuration
3.3 Configuration files
ARM 100114_0200_03_en
Copyright © 2015–2017 ARM Limited or its affiliates. All rights reserved.
3-73
Non-Confidential