![ARM V2M-Juno r2 Technical Reference Manual Download Page 39](http://html.mh-extra.com/html/arm/v2m-juno-r2/v2m-juno-r2_technical-reference-manual_2973223039.webp)
Note
Any Versatile Express LogicTile daughterboard fitted in the tile site that implements an ARM application
note meets these timing requirements.
Any design that you implement in a Versatile Express LogicTile daughterboard, or in your own
daughterboard, must meet these timing requirements.
2.7.2
Thin Links master interface
The following figure shows the Thin Links TLX-400 master interface on the Juno r2 SoC and its
connection to the Thin Links TLX-400 slave interface on the LogicTile Express daughterboard.
Versatile Express
V2M-Juno r2 motherboard
LogicTile Express FPGA daughterboard
HDRX
FPGA
TMIF_CTL_I[1:0]
TMIF_VALID_I
TMIF_DATA_I[7:0]
TMIF_CTL_O
TMIF_VALID_O
TMIF_DATA_O[7:0]
Forward data link layer
TDATA
FLOW
FWD[1:0]
TVALID
FLOW
FWD
TDATA
STREAM
FWD[15:0]
TVALID
STREAM
FWD
Slave domain
ADB-400
FPGA logic
FPGA_ACLK
TDATA
FLOW
REV[2:0]
TVALID
FLOW
REV
TDATA
STREAM
REV[15:0]
TVALID
STREAM
REV
TMIF_CLKO
Clock
gen
TMIF_CLKI
TCLK
REV
1x
TCLK_REV_2x
Reg slice + 2:1 mux
Reg slice + demux
Juno r2 ARM
Development
Platform SoC
Reverse data link layer
Async
Reg slice + demux
HDRX
Reg slice + 2:1 mux
TDATA
FLOW
REV[2:0]
TVALID
FLOW
REV
TDATA
STREAM
REV[15:0]
TVALID
STREAM
REV
Master domain
TDATA
FLOW
FWD[1:0]
TVALID
FLOW
FWD
TDATA
STREAM
FWD[15:0]
TVALID
STREAM
FWD
Clock
gen
TMIF_CLK2x
TMIF
CLK1x
Async
Juno r2 SoC logic
SAXICLK
ADB-400
Figure 2-8 Thin Links AXI master interface
2 Hardware Description
2.7 Thin Links
ARM 100114_0200_03_en
Copyright © 2015–2017 ARM Limited or its affiliates. All rights reserved.
2-39
Non-Confidential