Example Project Walkthrough
Page 41
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
3. Place
DM
pins within their respective DQ group.
4. Place address and control command pins on any spare I/O pins ideally within the
same bank or side of the device as the
mem_clk
pins.
5. Ensure you place
mem_clk
pins on differential I/O pairs for the
CK/CK#
pin pair.
To identify differential I/O pairs, right-click in Pin Planner and select
Show
Differential Pin Pair Connections
. Pin pairs show a red line between each pin
pair.
1
You must place
mem_clk[0]
and
mem_clk_n[0]
on a
DIFFIO_RX
pin
pair.
6. Place the
clock_source
pin on a dedicated PLL clock input pin with a direct
connection to the SDRAM controller PLL and DLL pair—usually on the same side
of the device as your memory interface. This recommendation reduces PLL jitter,
saves a global clock resource, and eases timing and fitter effort.
7. Place the
global_reset_n
pin (like any high fan-out signal) on a dedicated
clock pin.
f
For more information on how to use the Quartus II Pin Planner, refer to the
chapter in volume 2 of the
Quartus II Handbook
.
Figure 13.
Quartus II Pin Planner, Show DQ/DQS Pins, In x8/x9 Mode