Chapter 1: Arria V GZ Datasheet
1–3
Features
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
Root port
Supported
Supported
Gen1
×1, ×2, ×4, ×8
×1, ×2, ×4, ×8
Gen2
×1, ×2, ×4, ×8
×1, ×2, ×4, ×8
Gen3
×1, ×2, ×4, ×8
×1, ×2, ×4
MegaWizard Plug-In Manager design flow
Supported
Not supported
Qsys design flow
Supported
Supported
64-bit Application Layer interface
Supported
Supported
128-bit Application Layer interface
Supported
Supported
256-bit Application Layer interface
Supported
Not supported
Transaction Layer Packet type (TLP)
■
Memory Read Request
■
Memory Read Request-
Locked
■
Memory Write Request
■
I/O Read Request
■
I/O Write Request
■
Configuration Read Request
(Root Port)
■
Configuration Write Request
(Root Port)
■
Message Request
■
Message Request with Data
Payload
■
Completion without Data
■
Completion with Data
■
Completion for Locked Read
without Data
■
Memory Read Request
■
Memory Write Request
■
I/O Read Request
■
I/O Write Request
■
Configuration Read Request
(Root Port)
■
Configuration Write Request
(Root Port)
■
Message Request
■
Message Request with Data
Payload
■
Completion without Data
■
Completion with Data
■
Memory Read Request (single
dword)
■
Memory Write Request (single
dword)
Payload size
128–2048 bytes
128–256 bytes
Number of tags supported for non-posted
requests
32 or 64
16–31
62.5 MHz clock
Supported
Supported
Reordering of -out-of-order completions
(transparent to the Application Layer)
Not supported
Supported
Requests that cross 4 KByte address boundary
(transparent to the Application Layer)
Not supported
Supported
Polarity Inversion of PIPE interface signals
Supported
Supported
ECRC forwarding on RX and TX
Supported
Not supported
Number of MSI requests
16
1, 2, 4, 8, or 16
MSI-X
Supported
Supported
Multiple MSI, MSI-X, and INTx
Not Supported
Supported
Legacy interrupts
Supported
Supported
Table 1–2. Hard IP for PCI Express Features (Part 2 of 3)
Feature
Avalon-ST Interface
Avalon-MM Interface