
A96G166/A96A
166/A96S166 User’s manual
7. Clock generator
71
7.1
Clock generator block diagram
In this section, a clock generator of A96G166/A96A166/A96S166 is described in a block diagram.
Clock
Chang e
System
Clock Gen.
SCLK
(Core, System,
Per ipheral)
fx
BIT
WDT
BIT
overflow
XIN
XOUT
Main OSC
f
XIN
STOP Mode
XCLKE
STOP Mode
HSIRCE
1/64
1/2
1/4
1/8
M
U
X
LIRC OSC
(128kHz)
Stabilization Time
Gen eration
BIT clock
SXIN
SXO UT
Sub OS C
f
SUB
WT
2
SCLK[1:0]
1/16
1/32
3
IRCS[2:0]
fx/409 6
fx/102 4
fx/128
fx/16
M
U
X
3
BITCK[2:0]
HIRC O SC
(32MHz)
f
LIRC
f
HIRC
/32
LSIRC/32
Figure 26. Clock Generator Block Diagram
7.2
Register map
Table 10. Clock Generator Register Map
Name
Address
Direction
Default
Description
SCCR
8AH
R/W
00H
System and Clock Control Register
OSCCR
C8H
R/W
28H
Oscillator Control Register
XTFLSR
1038H
R/W
00H
Main Crystal OSC Filter Selection Register