
4. Memory organization
A96G166/A96A166/A96S166 User’s manual
34
Table 5. SFR Map (continued)
Address
Function
Symbol
R/W
@Reset
7 6 5 4 3 2 1 0
C0H
External Interrupt Flag 0 Register
EIFLAG0
R/W
0 0 0 0 0 0 0 0
C2H
Timer 2 Control Low Register
T2CRL
R/W
0 0 0 0
–
0
–
0
C3H
Timer 2 Control High Register
T2CRH
R/W
0
–
0 0
–
–
–
0
C4H
Timer 2 A Data Low Register
T2ADRL
R/W
1 1 1 1 1 1 1 1
C5H
Timer 2 A Data High Register
T2ADRH
R/W
1 1 1 1 1 1 1 1
C6H
Timer 2 B Data Low Register
T2BDRL
R/W
1 1 1 1 1 1 1 1
C7H
Timer 2 B Data High Register
T2BDRH
R/W
1 1 1 1 1 1 1 1
C8H
Oscillator Control Register
OSCCR
R/W
–
0 1 0 1 0 0 0
CBH
USART0 Control Register 1
U0CTRL1
R/W
0 0 0 0 0 0 0 0
CCH
USART0 Control Register 2
U0CTRL2
R/W
0 0 0 0 0 0 0 0
CDH
USART0 Control Register 3
U0CTRL3
R/W
0 0 0 0
–
0 0 0
CFH
USART0 Status Register
U0STAT
R/W
1 0 0 0 0 0 0 0
FCH
USART0 Baud Rate Generation Register
U0BAUD
R/W
1 1 1 1 1 1 1 1
FDH
USART0 Data Register
U0DATA
R/W
0 0 0 0 0 0 0 0
D0H
Program Status Word Register
PSW
R/W
0 0 0 0 0 0 0 0
D2H
P0 Function Selection Low Register
P0FSRL
R/W
0 0 0 0 0 0 0 0
D3H
P0 Function Selection High Register
P0FSRH
R/W
0 0 0 0 0 0 0 0
D4H
P1 Function Selection Low Register
P1FSRL
R/W
0 0 0 0 0 0 0 0
D5H
P1 Function Selection High Register
P1FSRH
R/W
0 0 0 0 0 0 0 0
D6H
P2 Function Selection Low Register
P2FSRL
R/W
–
–
0 0 0 0 0 0
D7H
P2 Function Selection High Register
P2FSRH
R/W
–
–
0 0 0 0 0 0
D8H
Low Voltage Reset Control Register
LVRCR
R/W
–
–
–
0 0 0 0 0
DEH
P0 De-bounce Enable Register
P0DB
R/W
0 0 0 0 0 0 0 0
DFH
P1 De-bounce Enable Register
P1DB
R/W
0 0 0 0 0 0 0 0
E0H
Accumulator Register
ACC
R/W
0 0 0 0 0 0 0 0
E1H
I2C Mode Control Register
I2CMR
R/W
0 0 0 0 0 0 0 0
E2H
I2C Status Register
I2CSR
R
0 0 0 0 0 0 0 0
E3H
SCL Low Period Register
I2CSCLLR
R/W
0 0 1 1 1 1 1 1
E4H
SCL High Period Register
I2CSCLHR
R/W
0 0 1 1 1 1 1 1
E5H
SDA Hold Time Register
I2CSDAHR
R/W
0 0 0 0 0 0 0 1
E6H
I2C Data Register
I2CDR
R/W
1 1 1 1 1 1 1 1
E8H
Reset Flag Register
RSTFR
R/W
1 x
0 0 x
–
–
–
E9H
I2C Slave Address Register
I2CSAR
R/W
0 0 0 0 0 0 0 0
EAH
I2C Slave Address Register 1
I2CSAR1
R/W
0 0 0 0 0 0 0 0