FM680 User Manual
r1.7
FM680
Page 17 of 32
Connector
pin
Signal Name
FPGA
pin
FPGA
pin
Signal name
Connector
pin
61
FP_P20
G19
E19
FP_P21
62
63
FP_N20
F19
E18
FP_N21
64
65
FP_X20
C19
B19
FP_X21
66
67
FP_P22
F17
B18
FP_P23
68
69
FP_N22
G17
A19
FP_N23
70
71
FP_X22
J15
K15
FP_X23
72
73
FP_P24
(2)
P18
G23
FP_P25
74
75
FP_N24
(2)
P17
H23
FP_N25
76
77
FP_X24
D17
E17
FP_X25
78
79
FP_P26
B24
C24
FP_P27
80
81
FP_N26
A24
C23
FP_N27
82
83
FP_X26
G22
F22
FP_X27
84
85
FP_P28
B23
H21
FP_P29
86
87
FP_N28
B22
J21
FP_N29
88
89
FP_X28
F21
E22
FP_X29
90
91
FP_P30
E24
C21
FP_P31
92
93
FP_N30
E23
D21
FP_N31
94
95
FP_X30
H20
G21
FP_X31
96
97
FP_P32
K20
A22
FP_P33
98
99
FP_N32
L20
A21
FP_N33
100
101
FP_X32
D23
D22
FP_X33
102
103
FP_P34
B21
J22
FP_P35
(2)
104
105
FP_N34
A20
K22
FP_N35
(2)
106
107
FP_X34
J20
H19
FP_X35
108
109
FP_P36
(2)
L22
L21
FP_N36
(2)
110
111
3.3V/2.5V/1.8V
Vbatt
(3)
112
113
FP_X36
K19
L19
FP_X37
114
115
3.3V/2.5V/1.8V
0.9V
116
117
3.3V/2.5V/1.8V
3.3V/2.5V/1.8V
118
119
FP_X38
F32
F31
FP_X39
120
(1)
Connected to a global clock pin on the FPGA. LVDS output not supported.
(2)
Connected to a regional clock pin on the FPGA. LVDS output not supported.
(3)
Vbatt is connected to both Virtex devices Vbatt pin.
Table 11:
Front Panel IO daughter card pin assignment Bank B