6. DMA Controller
57
REGISTER:
ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
DMA0TAR1
0F000h
R/W, BP = 1
Channel 0 target address bit 8
Channel 0 target address bit 9
Channel 0 target address bit 10
Channel 0 target address bit 11
Channel 0 target address bit 12
Channel 0 target address bit 13
Channel 0 target address bit 14
Channel 0 target address bit 15
ND
ND
ND ND ND
ND ND
ND
Channel 0 target address bits 8-15
0000h
Channel 0 Target Address Bits 8-15
REGISTER:
ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
DMA0TAR2
0F087h
R/W
Channel 0 target address bit 16
Channel 0 target address bit 17
Channel 0 target address bit 18
Channel 0 target address bit 19
Channel 0 target address bit 20
Channel 0 target address bit 21
Channel 0 target address bit 22
Channel 0 target address bit 23
ND
ND
ND ND ND
ND ND
ND
Channel 0 target address bits 16-23
0087h
Channel 0 Target Address Bits 16-23
REGISTER:
ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
---
DMA0TAR3
0F086h
R/W
Channel 0 target address bit 24
Channel 0 target address bit 25
Reserved
ND
ND
Reserved
Channel 0 target address bits 24-25
Channel 0 Target Address Bits 24-25