4. Interrupt Controller
33
WATCHDOG STAGE 1
IR15
IDE CONTROLLER
STD BUS INTRQ3*
MATH COPROCESSOR
SERIAL PORT COM3
DMA CONTROLLER
TIMER/COUNTER 2
TIMER/COUNTER 1
STD BUS INTRQ*
SERIAL PORT COM4
REAL TIME CLOCK
PARALLEL I/O
J2 PIN 10
1284 PARALLEL
J2 PIN 8
STD BUS INTRQ2*
J2 PIN 6
STD BUS INTRQ4*
MULTIPROCESSING
SERIAL PORT COM1
SERIAL PORT COM2
KEYBOARD CONTROLLER
STD BUS INTRQ1*
TIMER / COUNTER 0
IR14
IR13
IR12
IR11
IR10
IR9
IR8
INT
IR7
IR6
IR5
IR4
IR3
IR2
IR1
IR0
INT
TO CPU
1
W22
0
1
SYSTEM REGISTER 3
(PORT 7B BIT 6)
1
W20
1
W21
W19
1
W18
1
W17
1
SYSTEM REGISTER 3
(PORT 7D BIT 1)
1
0
0
1
LOCAL FLOPPY
SYSTEM REGISTER 0
(PORT 7B BIT 0)
Interrupt Architecture