6. DMA Controller
56
REGISTER:
EXP ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
---
R/W, BP = 0
Channel 1 requestor address bit 16
Channel 1 requestor address bit 17
Channel 1 requestor address bit 18
Channel 1 requestor address bit 19
Channel 1 requestor address bit 20
Channel 1 requestor address bit 21
Channel 1 requestor address bit 22
Channel 1 requestor address bit 23
ND
ND
ND ND ND
ND ND
ND
DMA1REQ2
0F013h
Channel 1 requestor address bits 16-23
Channel 1 Requestor Address Bits 16-23
REGISTER:
EXP ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
---
DMA1REQ3
0F013h
R/W, BP = 1
Channel 0 requestor address bit 24
Channel 0 requestor address bit 25
Reserved
ND
ND
Reserved
Channel 1 requestor address bits 24-25
Channel 1 Requestor Address Bits 24-25
Channel 0 Target Address Registers
REGISTER:
EXP ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
DMA0TAR0
0F000h
R/W, BP = 0
Channel 0 target address bit 0
Channel 0 target address bit 1
Channel 0 target address bit 2
Channel 0 target address bit 3
Channel 0 target address bit 4
Channel 0 target address bit 5
Channel 0 target address bit 6
Channel 0 target address bit 7
ND
ND
ND ND ND
ND ND
ND
Channel 0 target address bits 0-7
0000h
Channel 0 Target Address Bits 0-7