58
Virtex-6 FPGA System Monitor
UG370 (v1.1) June 14, 2010
Application Guidelines
shows more detailed timing around the end of the second V
CCAUX
conversion. It
is possible to see how the EOS signal enables a conversion result onto the output bus. After
the DRP read, the data is placed on the bus four DCLK cycles after EOS (DEN) is pulsed.
The DRDY signal goes High to indicate valid data is on the bus. Notice how the alarm
signal goes High before the EOS signal is pulsed.
The VHDL and Verilog projects for this example can be downloaded from the Xilinx
website at
.
X-Ref Target - Figure 30
Figure 30:
Simulation of System Monitor Design
UG
3
70_
3
0_060
8
09
X-Ref Target - Figure 31
Figure 31:
V
CCAUX
ALARM Triggered
UG
3
70_
3
1_060
8
09
www.BDTIC.com/XILINX