Virtex-5 RocketIO GTP Transceiver User Guide
35
UG196 (v1.3) May 25, 2007
Ports and Attributes
R
PLL_DIVSEL_FB
Controls the feedback divider of the shared
PMA PLL.
PLL_DIVSEL_REF
Controls the reference clock divider of the
shared PMA PLL.
PLL_RXDIVSEL_OUT_0
PLL_RXDIVSEL_OUT_1
Defines the nominal line rate for the
receiver based on the shared PMA PLL rate.
Serial In to Parallel Out (SIPO)
PLL_SATA_0
PLL_SATA_1
Tie to FALSE. When FALSE, allows TX
SATA operations to work at the SATA1 or
SATA2 rate.
PLL_TXDIVSEL_COMM_OUT
Sets a common line rate divider for both
GTP transceivers in a tile. Can be used
instead of PLL_TXDIVSEL_OUT if both
transceivers are using the same TX divider
value.
Parallel In to Serial Out (PISO)
PLL_TXDIVSEL_OUT_0
PLL_TXDIVSEL_OUT_1
Sets the divider for the TX line rate for each
GTP transceiver.
Parallel In to Serial Out (PISO)
PMA_CDR_SCAN_0
PMA_CDR_SCAN_1
Allows direct control of the CDR sampling
point
PMA_COM_CFG
Common configuration attribute for the
PMA.
Marginal Conditions and
Limitations
TX Buffering, Phase Alignment,
and Buffer Bypass
PMA_RX_CFG_0
PMA_RX_CFG_1
Adjusts CDR operation for oversampling
and PLL_RXDIVSEL_OUT settings.
PRBS_ERR_THRESHOLD_0
PRBS_ERR_THRESHOLD_1
Sets the error threshold for the PRBS
checker.
RCV_TERM_GND_0
RCV_TERM_GND_1
Sets the RX termination voltage to GND.
Used with internal and external AC
coupling to support PCI Express
TXDETECTRX functionality.
RX Termination and
Equalization
RCV_TERM_MID_0
RCV_TERM_MID_1
Activates the internal RX termination
voltage. Set to TRUE when RX built-in AC
coupling is used.
RX Termination and
Equalization
RCV_TERM_VTTRX_0
RCV_TERM_VTTRX_1
Sets RX termination voltage to VTTRX.
RX Termination and
Equalization
RX_BUFFER_USE_0
RX_BUFFER_USE_1
Set to TRUE to use the RX elastic buffer.
Configurable RX Elastic Buffer
and Phase Alignment
Table 1-4:
GTP_DUAL Attribute Summary
(Continued)
Attribute
Description
Section (Page)
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...