Virtex-5 RocketIO GTP Transceiver User Guide
33
UG196 (v1.3) May 25, 2007
Ports and Attributes
R
CLK_COR_MIN_LAT_0
CLK_COR_MIN_LAT_1
Specifies the minimum elastic buffer latency.
CLK_COR_PRECEDENCE_0
CLK_COR_PRECEDENCE_1
Determines whether clock correction or
channel bonding takes precedence when
both operations are triggered at the same
time. Set to TRUE to give clock correction
precedence.
CLK_COR_REPEAT_WAIT_0
CLK_COR_REPEAT_WAIT_1
Specifies the minimum number of
RXUSRCLK cycles without clock correction
that must occur between successive clock
corrections.
CLK_COR_SEQ_1_1_0
CLK_COR_SEQ_1_1_1
CLK_COR_SEQ_1_2_0
CLK_COR_SEQ_1_2_1
CLK_COR_SEQ_1_3_0
CLK_COR_SEQ_1_3_1
CLK_COR_SEQ_1_4_1
The CLK_COR_SEQ_1 attributes are used
in conjunction with
CLK_COR_SEQ_1_ENABLE to define
clock correction sequence 1.
CLK_COR_SEQ_1_ENABLE_0
CLK_COR_SEQ_1_ENABLE_1
Sets which parts of clock correction
sequence 1 are don't cares.
CLK_COR_SEQ_2_1_0
CLK_COR_SEQ_2_1_1
CLK_COR_SEQ_2_2_0
CLK_COR_SEQ_2_2_1
CLK_COR_SEQ_2_3_0
CLK_COR_SEQ_2_3_1
CLK_COR_SEQ_2_4_0
CLK_COR_SEQ_2_4_1
Used in conjunction with
CLK_COR_SEQ_2_ENABLE to define the
second clock correction sequence.
CLK_COR_SEQ_2_ENABLE_0
CLK_COR_SEQ_2_ENABLE_1
Sets which parts of clock correction
sequence 2 are don't cares.
CLK_COR_SEQ_2_USE_0
CLK_COR_SEQ_2_USE_1
Determines if the second clock correction
sequence is to be used.
CLK_CORRECT_USE_0
CLK_CORRECT_USE_1
Set to TRUE to enable Clock Correction.
CLK25_DIVIDER
Sets the divider used to divide CLKIN
down to an internal rate close to 25 MHz.
CLKINDC_B
Must be set to TRUE. Oscillators driving the
dedicated reference clock inputs must be
AC coupled.
COM_BURST_VAL_0[3:0]
COM_BURST_VAL_1[3:0]
Number of bursts transmitted for a SATA
COM sequence.
Table 1-4:
GTP_DUAL Attribute Summary
(Continued)
Attribute
Description
Section (Page)
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...