82
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
Chapter 5:
Tile Features
R
defines the power attributes.
Description
The GTP_DUAL tile offers different levels of power control. Each channel in each direction
can be powered down separately using TXPOWERDOWN and RXPOWERDOWN.
Additionally, the shared PMA PLL and the reference clock section can be powered down,
which affects both channels and both directions. The ports PLLPOWERDOWN and
REFCLKPWRDNB directly affect the shared PMA PLL and therefore both channels of the
GTP_DUAL tile.
Generic GTP Power Control Capabilities
The GTP_DUAL tile provides several power control features that can be used in a wide
variety of applications.
summarizes these capabilities. The Recovery Time
column describes how long after a power control mode is disabled that normal operation
can resume.
Table 5-10:
Power Attributes
Attribute
Description
CLK25_DIVIDER
The internal digital logic for GTP_DUAL tile management
runs at about 25 MHz. CLK25_DIVIDER is set to get an
internal clock for the tile. The CLK25_DIVIDER in
conjunction with CLKIN determines the timing of PCIe
powerdown state transitions by adjusting the internal
25 MHz clock rate.
PCI_EXPRESS_MODE_0
PCI_EXPRESS_MODE_1
Setting this attribute to TRUE enables certain operations
specific to PCI Express, specifically, recognizing
TXELECIDLE =
1
, TXCHARDISPMODE =
1
,
TXCHARDISPVAL =
0
as a request to power down the
channel.
TXCHARDISPMODE =
1
and TXCHARDISPVAL =
0
encode
the PIPE interface signal TXCompliance =
1
of the PIPE (the
latter two values being the encoding for PIPE and enabling
special support for FTS lane deskew).
TRANS_TIME_FROM_P2_0
TRANS_TIME_FROM_P2_1
Transition time from the P2 state in internal 25 MHz clock
cycles. The exact time depends on the CLKIN rate and the
setting of CLK25_DIVIDER. The P2 state is related to the PCI
Express power state definition.
TRANS_TIME_NON_P2_0
TRANS_TIME_NON_P2_1
Transition time to or from any state except P2 in internal
25 MHz clock cycles. The exact time depends on the CLKIN
rate and the setting of CLK25_DIVIDER. This setting is
related to the PCI Express power state definition.
TRANS_TIME_TO_P2_0
TRANS_TIME_TO_P2_1
Transition time to the P2 state in internal 25 MHz clock cycles.
The exact time depends on the CLKIN rate and the setting of
CLK25_DIVIDER. This setting is related to the PCI Express
power state definition.
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...