84
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
Chapter 5:
Tile Features
R
Power Control Features for PCI Express
The GTP_DUAL tile implements all of the functions needed for power control states
compatible with those defined in the PCI Express and PIPE specifications. When
implementing PCI Express compatible power control, the following conditions must be
met:
•
The TXPOWERDOWN and RXPOWERDOWN on each GTP transceiver must be
connected together to ensure that they are in the same state at all times.
•
The REFCLKPOWERDNB and PLLPOWERDOWN signals must be held in an
inactive state.
The GTP transceiver acknowledges changes in the PCI Express power mode by asserting
the PHYSTATUS signal for one clock cycle.
Table 5-12:
TX and RX Power States for Non-PCI Express Operation
TXPOWERDOWN[1:0] or
RXPOWERDOWN[1:0]
Description
00
P0 mode. Transceiver TX or RX is active sending or receiving data.
11
P2 mode. Transceiver TX or RX is idle.
Table 5-13:
TX and RX Power States for PCI Express Operation
TXPOWERDOWN[1:0]
and
RXPOWERDOWN[1:0]
TXDETECTRX
TXELECIDLE
Description
00
(P0 state)
0
0
The PHY is transmitting data. The MAC provides data
bytes to be sent every clock cycle.
0
1
The PHY is not transmitting and is in the electrical idle
state.
1
0
The PHY goes into loopback mode.
1
1
Not permitted.
01
(P0s state)
Don’t Care
0
The MAC should always put the PHY into the electrical
idle state while in P0s. The PHY behavior is undefined if
TXELECIDLE is deasserted while in P0s or P1.
1
The PHY is not transmitting and is in the electrical idle
state.
10
(P1 state)
Don’t Care
0
Not permitted. The MAC must always put the PHY into the
electrical idle state while in P1. The PHY behavior is
undefined if TXELECIDLE is deasserted while in P0s or P1.
0
1
The PHY is idle.
1
1
The PHY does a receiver detection operation.
11
(P2 state)
Don’t Care
0
The PHY transmits beacon signaling
1
The PHY is idle.
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...