240
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
Chapter 13:
Design of Transitions
R
3D field solver analysis or measurement along with several board iterations to get the
desired performance.
The 2D field solver example shows that close to 50
Ω
can be achieved if the ground plane
under the pad footprint is cleared out. A 3D field solver is then used to verify this result to
a greater degree of accuracy.
shows the ground plane cleared away exactly as it was for the 2D simulation.
Using frequency domain analysis within HFSS, there is a 20 dB (10x) improvement in
return loss using this technique. The approximately -40 dB/decade slope in
shows good fit to the frequency response of a lumped capacitor.
Figure 13-5:
Transition Optimization
Figure 13-6:
Ansoft HFSS Model of Pad Clear-Out
- L = 241 nH/m
- C = 89 pF/m
- Zo
=
52
Ω
28 Mil Pad
UG196_c13_05_051406
UG196_c13_06_051406
Z
Y
X
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...