Virtex-5 RocketIO GTP Transceiver User Guide
83
UG196 (v1.3) May 25, 2007
Power Control
R
REFCLK Power Control
To activate the REFCLK power control mode, the active-Low REFCLKPOWERDNB signal
is asserted. When REFCLKPOWERDNB is asserted, toggling of all circuitry clocked by the
REFCLK input is suppressed, including the shared PMA PLL and all clocks derived from
it. In addition, asserting REFCLKPOWERDNB disables the dedicated clock routing
circuitry associated with that tile. If the GTP_DUAL tiles share a common reference,
REFCLK is suppressed to tiles that are downstream in the clock routing chain.
illustrates how the dedicated clock routing blocks forward REFCLKs between GTP_DUAL
tiles.
Recovery from this power state is indicated by the assertion of the PLLLKDET signal on the
tile whose
REFCLKPOWERDNB signal is asserted and all downstream tiles whose reference
clocks are affected.
PLL Power Control
To activate the PLL power control mode, the active-High PLLPOWERDOWN signal is
asserted. When PLLPOWERDOWN is asserted, the shared PMA PLL and all clocks
derived from it are stopped.
Recovery from this power state is indicated by the assertion of the PLLLKDET signal on the
tile whose
REFCLKPOWERDNB signal is asserted.
TX and RX Power Control
When the TX and RX power control signals are used in non-PCI Express implementations,
the TXPOWERDOWN and RXPOWERDOWN can be used independently. However,
when these interfaces are used in non-PCI Express applications, only two power states are
supported, as shown in
. When using this power control mechanism, the
following must be True:
•
TXPOWERDOWN[1] and TXPOWERDOWN[0] are connected together.
•
RXPOWERDOWN[1] and RXPOWERDOWN[0] are connected together.
•
TXDETECTRX must be strapped Low.
•
TXELECIDLE must be strapped to TXPOWERDOWN[1] and TXPOWERDOWN[0].
Table 5-11:
Basic Power Control Functions Summary
Function
Controlled By
Relative
Power
Savings
Affects
Recovery
Time
REFCLK Power Control
REFCLKPOWERDNB
TX and RX for both transceivers in a
tile, and all downstream GTP_DUAL
tiles sharing that REFCLK
PLL Power Control
PLLPOWERDOWN
TX and RX for both transceivers in a
GTP_DUAL tile
TX Power Control
TXPOWERDOWN[1:0]
TX in a single transceiver
RX Power Control
(1)
RXPOWERDOWN[1:0]
RX in a single transceiver.
Notes:
1. When RXPOWERDOWN[1:0] is set to
11
, which is the lowest power state (P2), then RXRECCLK of this transceiver is
indeterminate. RXXRECCLK of this GTP transceiver is either a static
1
or a static
0
.
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...