Virtex-5 RocketIO GTP Transceiver User Guide
141
UG196 (v1.3) May 25, 2007
Serial In to Parallel Out (SIPO)
R
The horizontal sample point shift is not supported for PLL_RXDIVSEL_OUT = 2 or
PLL_RXDIVSEL_OUT = 4.
Serial In to Parallel Out (SIPO)
Overview
The Serial In to Parallel Out (SIPO) block deserializes serial data from the GTP receiver
PMA and presents it as parallel data to the PCS.
Ports and Attributes
defines the SIPO ports.
defines the SIPO attributes.
Table 7-12:
Settings for PMA_CDR_SCAN based on PLL_RXDIVSEL_OUT
PLL_RXDIVSEL_OUT
PMA_CDR_SCAN
[26]
[25]
[24]
[23:16]
[15:8]
[7:0]
1
1
1
0
8’h76
(1)
8’h76
(1)
8’h00
-
8’h80
Notes:
1.
8’h76
= Do not change from the default value set by the RocketIO GTP Transceiver Wizard. When changing the lower bits of
PMA_CDR_SCAN, the upper bits must be masked to prevent an accidental change from the default value.
Table 7-13:
SIPO Ports
Port
Dir
Clock Domain
Description
INTDATAWIDTH
In
Async
Specifies the width of the internal
datapath for the entire GTP_DUAL
tile. This shared port is also described
in
.
0
: Internal datapath is 8 bits wide
1
: Internal datapath is 10 bits wide
Table 7-14:
SIPO Attributes
Attribute
Description
OVERSAMPLE_MODE
This shared attribute activates the built-in 5x digital oversampling
circuits in both GTP_DUAL transceivers. Oversampling must be
enabled when running the GTP transceivers at line rates between
100 Mb/s and 500 Mb/s.
TRUE: Built-in 5x digital oversampling enabled for both GTP
transceivers on the tile
FALSE: Digital oversampling disabled
See
for more details about 5x digital
oversampling.
PLL_RXDIVSEL_OUT_0
PLL_RXDIVSEL_OUT_1
This divider defines the nominal line rate for the receiver. It can be
set to 1, 2, or 4.
RX Line Rate = PLL Clock * 2/PLL_RXDIVSEL_OUT
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...