82
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 2:
Clock Management Technology
It is also possible to use the DCM to drive a PLL. This setup reduces the overall jitter of
both the source clock and the DCM clock output. In this case, only up to two of the DCM
output clocks can drive the PLL. Therefore, only up to two DCM clocks can access the PLL
and benefit from the reduced jitter.
illustrate two scenarios of the DCM driving a PLL.
illustrates the direct connection between DCM and PLL within a CMT. Only one DCM
output can drive PLL using the direct connection within a CMT without routing through a
global buffer (BUFG). The DCM and PLL can be within the same or different CMTs.
illustrates two DCMs driving a PLL. In this case, BUFG must also be inserted
between the DCM clocks driving the PLL input clocks. The DCM and PLL can be within
the same or different CMTs. Refer to
Chapter 3, “Phase-Locked Loops (PLLs),”
for more
information on PLLs.
X-Ref Target - Figure 2-15
Figure 2-15:
Direct Connection between DCM and PLL
ug190_2_16_040906
BUFG
BUFG
IBUFG
CLKIN1
CLKOUT0
CLKOUT1
CLKOUT2
CLKOUT3
CLKOUT4
CLKOUT5
CLKFBOUT
RST
CLKIN
CLK0
CLK90
CLK180
CLK270
CLK2X
CLK2X180
CLKDV
CLKFX180
CLKFX
CLKFBIN
DCM
RST
CLKFBIN
PLL
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...