222
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
The guidelines when using DCI cascading are as follows:
•
The master and slave banks must all reside on the same column (left, center, or right)
on the device.
•
Master and slave banks must have the same V
CCO
and V
REF
(if applicable) voltage.
•
DCI I/O banking compatibility rules must be satisfied across all master and slave
banks (for example, only one DCI I/O standard using single termination type is
allowed across all master and slave banks). DCI I/O standard compatibility is not
constrained to one bank when DCI cascading is implemented; it extends across all
master and slave banks.
X-Ref Target - Figure 6-5
Figure 6-5:
DCI Cascading Supported Over Multiple Banks
UG190_6_96_012907
DCI
VRN/VRP
Bank A
Bank B
Bank C
To
Local
Bank
To
Local
Bank
To
Local
Bank
To Banks Above
(When Cascaded)
To Banks Below
(When Cascaded)
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...