Virtex-5 FPGA User Guide
285
UG190 (v5.0) June 19, 2009
Specific Guidelines for I/O Supported Standards
SSTL18 Class I (1.8V)
shows a sample circuit illustrating a valid termination technique for SSTL
Class I (1.8V).
X-Ref Target - Figure 6-77
Figure 6-77:
SSTL18 (1.8V) Class I Termination
Z0
IOB
SSTL18_I
RS = 20
Ω
IOB
SSTL18_I_DCI
R0 = 20
Ω
Z0
IOB
SSTL18_I
ug190_6_72_030506
V
TT
= 0.9V
50
Ω
Z0
IOB
SSTL18_I_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
V
REF
= 0.9V
+
–
V
REF
= 0.9V
+
–
External Termination
DCI
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...