Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
02/02/07
3.0
Added the three SXT devices and the XC5VLX220T to
Chapter 4: Clarified wording in
“Synchronous Clocking” on page 119
.
Chapter 6: Added
. Changed V
REF
for SSTL18_II_T_DCI to
0.9 in
Chapter 7: Revised OQ in
“Clock Enable Inputs - CE1 and CE2” on page 356
09/11/07
3.1
Chapter 1: Added
“Clock Gating for Power Savings” on page 26
.
Chapter 2: Revised DCM reset and locking process in
Updated DO[2] description in
. Changed the multiply value range on
. Revised the description for
“FACTORY_JF Attribute,” page 61
. Revised
, updated
, and added a BUFG to Figure 2-
10, page 72. Added more steps to
(DRPs) when loading new
M and D values on
. Updated
. Revised bulleted descriptions
under
. Add notes to
. Added a note
. Added rounding to
.
Revised CLKFBIN, CLKFBDCM, CLKFBOUT, RST, LOCKED, and added the REL pin
and note 2 to
. Added RESET_ON_LOSS_OF_LOCK attribute to
. Removed general routing discussion from
Revised
“Missing Input Clock or Feedback Clock”
section. Added waveforms
. Corrected the Virtex-4 port mapping in
Chapter 4: Revised and clarified
Edited WE signal
throughout. Clarified Readback limitation in
“Simple Dual-Port Block RAM” on
. Edited
“Set/Reset - SSR[A|B],” page 125
. Added
. Revised latency values and added Note 1 to
. Updated
“Cascading FIFOs to Increase Depth,” page 157
.
Chapter 5: Clarified information about common control signals in a slice in
Chapter 6: Updated the DCI cascading guidelines on
. Removed references to
“HSLVDCI Controlled Impedance Driver with Unidirectional Termination” since it is
not supported in software. Added note 3 to
. Clarified the
“SSTL (Stub-Series Terminated Logic),” page 274
“DIFF_SSTL2_II_DCI, DIFF_SSTL18_II_DCI” on page 275
. Fixed DIFF_SSTL2_II
. Revised rules 2 and 3 in
Standards in the Same Bank,” page 298
. Deleted of absolute maximum table from
“Overshoot/Undershoot,” page 302
Chapter 7: Removed DDLY port from IDDR primitive
. Added the SIGNAL
_PATTERN, DELAY_SRC, and REFCLK_FREQUENCY attributes to
. Removed Table 7-12: “Generating Reference
Clock From DCM” and updated REFCLK section in
“IDELAYCTRL Ports” on page 338
Clarified introduction in
“IDELAYCTRL Locations,” page 339
. Changed ODDR
Chapter 8: Updated SR and O in
. Updated the entire
section for
. Fixed typographical errors in
Date
Version
Revision
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...