292
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 6:
SelectIO Resources
shows a sample circuit illustrating a valid termination technique for
differential SSTL Class II (1.8V) with bidirectional termination.
shows a sample circuit illustrating a valid termination technique for
differential SSTL Class II (1.8V) with bidirectional DCI termination.
X-Ref Target - Figure 6-84
Figure 6-84:
Differential SSTL (1.8V) Class II with Bidirectional Termination
Z0
IOB
IOB
DIFF_SSTL18_II
DIFF_SSTL18_II
+
–
External Termination
V
TT
= 0.9V
50
Ω
V
TT
= 0.9V
50
Ω
DIFF_SSTL18_II
ug190_6_79_091807
Z0
DIFF_SSTL18_II
DIFF_SSTL18_II
DIFF_SSTL18_II
+
–
V
TT
= 0.9V
50
Ω
V
TT
= 0.9V
50
Ω
20
Ω
20
Ω
20
Ω
20
Ω
X-Ref Target - Figure 6-85
Figure 6-85:
Differential SSTL (1.8V) Class II with DCI Bidirectional Termination
Z0
IOB
IOB
DIFF_SSTL18_II_DCI
DIFF_SSTL18_II_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
DIFF_SSTL18_II_DCI
ug190_6_80_030506
Z0
DIFF_SSTL18_II_DCI
DIFF_SSTL18_II_DCI
DIFF_SSTL18_II_DCI
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
+
–
V
CCO
= 1.8V
2R
VRP
= 2Z0= 100
Ω
2R
VRN
= 2Z0= 100
Ω
R0 = 20
Ω
R0 = 20
Ω
R0 = 20
Ω
R0 = 20
Ω
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...