
36
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 1:
Clock Resources
Additional Use Models
Asynchronous Mux Using BUFGCTRL
In some cases an application requires immediate switching between clock inputs or
bypassing the edge sensitivity of BUFGCTRL. An example is when one of the clock inputs
is no longer switching. If this happens, the clock output would not have the proper
switching conditions because the BUFGCTRL never detected a clock edge. This case uses
the asynchronous mux.
illustrates an asynchronous mux with BUFGCTRL
design example.
shows the asynchronous mux timing diagram.
In
•
The current clock is from I0.
•
S is activated High.
•
The Clock output immediately switches to I1.
•
When Ignore signals are asserted High, glitch protection is disabled.
X-Ref Target - Figure 1-13
Figure 1-13:
Asynchronous Mux with BUFGCTRL Design Example
X-Ref Target - Figure 1-14
Figure 1-14:
Asynchronous Mux Timing Diagram
IGNORE1
IGNORE0
CE1
S
CE0
S1
S0
I1
I0
S
I1
I0
O
Asynchronous MUX
Design Example
ug190_1_13_032306
V
DD
V
DD
V
DD
V
DD
O
UG190_1_14_032306
T
BCCKO_O
T
BCCKO_O
I0
I1
S
O
at I0
Begin I1
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...