
UG190 (v5.0) June 19, 2009
Virtex-5 FPGA User Guide
12/11/07
3.2
Chapter 1: Revised description in
“Clock Gating for Power Savings,” page 26
. Added the
XC5VLX20T, XC5VLX155, and XC5VLX155T devices to
Chapter 2: Added the XC5VLX20T, XC5VLX155, and XC5VLX155T devices to
Chapter 3: Revised
“Clock Network Deskew,” page 93
. Removed note 2 and revised
descriptions of CLKFBOUT and DEN in
. Revised allowed value of
CLKOUT[0:5]_PHASE and CLKFBOUT_MULT description in
Revised
Chapter 5: Added the XC5VLX20T, XC5VLX155, and XC5VLX155T devices to
Chapter 6: Clarified discussion of cascading across CMT tiles in
Changed the split termination to V
TT
= 0.9V in
.
Chapter 7: Added to the descriptions of the
“SIGNAL_PATTERN Attribute,” page 330
.
Revised description in
“Instantiating IDELAYCTRL Without LOC Constraints,” page
Chapter 8: Complete rewrite of the chapter. Many changes to descriptions, tables, and
figures.
02/05/08
3.3
Chapter 1: Updated discussion under
“I/O Clock Buffer - BUFIO” on page 41
Chapter 3: Revised LOCKED description in
. Revised discussion under
“Detailed VCO and Output Counter Waveforms,” page 103
.
Chapter 5: Updated description of
.
Chapter 7: Updated description under
. Updated default
value to TRUE for HIGH_PERFORMANCE_MODE in
.
Chapter 8: Revised TRISTATE_WIDTH in
. Updated discussion
under
03/31/08
4.0
Added the FXT platform to
,
.
Revised timing event description under
.
Revised
“Dynamic Reconfiguration,” page 73
to remove adjustment of PHASE_SHIFT.
Added CLKOUT[0:5]_DESKEW_ADJUST to
Corrected READ_WIDTH_B = 9 to WRITE_WIDTH_B = 9 in the block RAM usage rules
on
.
Revised
“High-Speed Clock for Strobe-Based Memory Interfaces - OCLK,” page 357
Corrected BITSLIP_ENABLE value from string to boolean in
04/25/08
4.1
Added the XC5VSX240T to
.
Revised
Removed a pad notation from the ODDR output of
.
Removed the BUFG on the output of Figure 2-10.
Updated CLKOUT[0:5]_DESKEW_ADJUST description in
.
Revised equations
Updated the notes in
.
Revised description of
“Instantiating IDELAYCTRL with Location (LOC) Constraints,”
Date
Version
Revision
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...