![Xilinx LogiCORE IP Скачать руководство пользователя страница 97](http://html2.mh-extra.com/html/xilinx/logicore-ip/logicore-ip_user-manual_3378198097.webp)
Video Scaler v4.0 User Guide
www.xilinx.com
97
UG805 March 1, 2011
EDK MHS File Text
PORT m_wd_frame_ptr_out = vdma_0_XIL_WD_MGENLOCK
PORT vdma_wcmd_clk = vid_in_clk
PORT vdma_wd_clk = vid_in_clk
PORT vdma_rcmd_clk = vid_in_clk
PORT vdma_rd_clk = vid_in_clk
END
BEGIN timebase
PARAMETER INSTANCE = timebase_1
PARAMETER HW_VER = 3.00.a
PARAMETER C_BASEADDR = 0xc3800000
PARAMETER C_HIGHADDR = 0xc380ffff
PARAMETER C_MAX_LINES = 1024
PARAMETER C_INTERCONNECT_S_AXI_MASTERS = plbv46_axi_bridge_0.M_AXI
BUS_INTERFACE S_AXI = axi_interconnect_0
BUS_INTERFACE XSVI_OUT = timebase_1_XSVI_OUT
PORT ce = net_vcc
PORT video_clk_in = vid_in_clk
PORT fsync_o = timebase_1_fsync
PORT IP2INTC_Irpt = timebase_1_IP2INTC_Irpt
PORT S_AXI_ACLK = clk_100_0000MHzMMCM0
END
BEGIN vdma
PARAMETER INSTANCE = vdma_1
PARAMETER HW_VER = 1.01.a
PARAMETER C_MPMC_BASEADDR = 0x10000000
PARAMETER C_MPMC_HIGHADDR = 0x1FFFFFFF
PARAMETER C_DATA_WIDTH = 16
PARAMETER C_NUM_FSTORES = 5
PARAMETER C_DMA_TYPE = 2
PARAMETER C_CROP_ENABLE = 1
PARAMETER C_BASEADDR = 0xcb460000
PARAMETER C_HIGHADDR = 0xcb46ffff
BUS_INTERFACE SPLB = mb_plb
BUS_INTERFACE XIL_VFBC = vdma_1_XIL_VFBC
BUS_INTERFACE XIL_RD_VDMA = scaler_0_XIL_VDMA_SCALER_IN
BUS_INTERFACE XIL_WD_VDMA = scaler_0_XIL_VDMA_SCALER_OUT
BUS_INTERFACE XIL_RD_SGENLOCK1 = vdma_0_XIL_WD_MGENLOCK
BUS_INTERFACE XIL_WD_MGENLOCK = vdma_1_XIL_WD_MGENLOCK
PORT IP2INTC_Irpt = vdma_1_IP2INTC_Irpt
END
BEGIN axi_scaler
PARAMETER INSTANCE = scaler_0
PARAMETER HW_VER = 4.00.a
PARAMETER C_SEPARATE_YC_COEFS = 0
PARAMETER C_MAX_SAMPLES_OUT_PER_LINE = 1280
PARAMETER C_MAX_PHASES = 64
PARAMETER C_INIT_COEF_SOURCE = 1
PARAMETER C_YC_FILTER_CONFIG = 1
PARAMETER C_BASEADDR = 0xc3400000
PARAMETER C_HIGHADDR = 0xc340ffff
PARAMETER C_NUMBER_OF_H_TAPS = 11
PARAMETER C_NUMBER_OF_V_TAPS = 11
PARAMETER C_MAX_COEF_SETS = 16
PARAMETER C_SEPARATE_HV_COEFS = 1
PARAMETER C_INTERCONNECT_S_AXI_MASTERS = plbv46_axi_bridge_0.M_AXI
BUS_INTERFACE XIL_VDMA_SCALER_IN = scaler_0_XIL_VDMA_SCALER_IN
BUS_INTERFACE XIL_VDMA_SCALER_OUT = scaler_0_XIL_VDMA_SCALER_OUT
BUS_INTERFACE S_AXI = axi_interconnect_0
PORT S_AXI_ACLK = clk_100_0000MHzMMCM0
PORT clk = vid_in_clkx2
PORT video_in_clk = vid_in_clk
PORT video_out_clk = vid_in_clk
PORT debug = xscaler_0_LEDsOut
PORT IP2INTC_Irpt = scaler_0_IP2INTC_Irpt
PORT vsync_i = timebase_1_XSVI_OUT_vsync
END
BEGIN vdma
PARAMETER INSTANCE = vdma_2
Содержание LogiCORE IP
Страница 1: ...LogiCORE IP Video Scaler v4 0 User Guide UG805 March 1 2011...
Страница 6: ...Video Scaler v4 0 User Guide www xilinx com UG805 March 1 2011...
Страница 14: ...14 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Preface About This Guide...
Страница 18: ...18 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Chapter 1 Introduction...
Страница 20: ...20 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Chapter 2 Overview...
Страница 70: ...70 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Chapter 9 Performance...
Страница 74: ...74 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Appendix A Use Cases...
Страница 92: ...92 www xilinx com Video Scaler v4 0 User Guide UG805 March 1 2011 Appendix B Programmer Guide...