KCU1250 User Guide
6
UG1057 (v1.0) December 19, 2014
Chapter 1:
KCU1250 Board Features and Operation
• Samtec BullsEye connector pads for the FPGA GTH transceivers and reference clocks
• General purpose DIP switches, LEDs, pushbuttons, and test I/O
• Three VITA 57.1 FPGA mezzanine card (FMC) high pin count (HPC) connectors
• USB to dual-UART bridge
• I2C bus
• PMBus connectivity to the boards digital power supplies
• Active cooling for the FPGA
The KCU1250 board block diagram is shown in
.
X-Ref Target - Figure 1-1
Figure 1-1:
KCU1250 Board Block Diagram
3RZHU,Q
9'&
%RDUG8WLOLW\3RZHU
2Q%RDUG3RZHU5HJXODWLRQ
9$
9$
9$
0*77UDQVFHLYHUV
48$'
48$'
48$'
48$'
48$'
48$'
48$'
6\VWHP&RQWUROOHU
8OWUD6FDOH)3*$
))9$
$QDORJ'LJLWDO
&RQYHUWHU
6<6021
)3*$3RZHU6RXUFH
2Q%RDUG5HJXODWLRQ
9&&,179$
9&&%5$09$
9&&$8;9$
9&&2B+39$
9&&2B+59$
86%WR8$57
%ULGJH
6HOHFW,2
7HUPLQDWLRQ
,&%XV
0DQDJHPHQW
)0&,QWHUIDFH
+LJK3HUIRUPDQFH
,2
)0&,QWHUIDFH
+LJK3HUIRUPDQFH
,2
)0&,QWHUIDFH
+LJK3HUIRUPDQFH
,2
*7+3RZHU
0RGXOH
,QWHUIDFH
0*7
3RZHU0RQLWRULQJ
3XVK%XWWRQV
',36ZLWFKHV
$QG/('V
8VHU&ORFNV
6XSHU&ORFN
0RGXOH,QWHUIDFH
9
9
9
30%XV
30%XV
9
9
9
9&&2B+3
8*BB
EŽƚĞ
͗'d,ƚƌĂŶƐĐĞŝǀĞƌƐYhϭϯϭĂŶĚYhϭϯϮ
ĂƌĞŶŽƚĂǀĂŝůĂďůĞǁŝƚŚƚŚĞy<hϬϰϬĚĞǀŝĐĞ͘