TXZ Family
Flash Memory
2018-06-05
31 / 120
Rev. 2.0
Sequence
Command
1
st
bus
cycle
2
nd
bus
cycle
3
rd
bus
cycle
4
th
bus
cycle
5
th
bus
cycle
6
th
bus
cycle
7
th
bus
cycle
Address
Address
Address
Address
Address
Address
Address
Data
Data
Data
Data
Data
Data
Data
Automatic
protect bit
erasing
0xYYYYX55X
0xYYYYXAAX
0xYYYYX55X
0xYYYYX55X
0xYYYYXAAX
PBA(Note)
-
0xAA
0x55
0x80
0xAA
0x55
0x60
-
Automatic
memory swap
programming
0xYYYYX55X
0xYYYYXAAX
0xYYYYX55X
MSA
-
-
-
0xAA
0x55
0x9A
0x9A
-
-
-
Automatic
memory swap
erasing
0xYYYYX55X
0xYYYYXAAX
0xYYYYX55X
0xYYYYX55X
0xYYYYXAAX
MSA(Note)
-
0xAA
0x55
0x80
0xAA
0x55
0x60
-
Automatic
security bit
programming
0xYYYYX55X
0xYYYYXAAX
0xYYYYX55X
SBA
-
-
-
0xAA
0x55
0x9A
0x9A
-
-
-
Automatic
security bit
erasing
0xYYYYX55X
0xYYYYXAAX
0xYYYYX55X
0xYYYYX55X
0xYYYYXAAX
SBA(Note)
-
0xAA
0x55
0x80
0xAA
0x55
0x60
-
Note: Please refer to “Table 3.3
Address bit configuration in the bus write cycle (Code flash)”.
Supplementary explanation
IA: ID address
ID: ID data output
PGA: Page address
BA: Block address
AA: Area address
PA: Program address (write)
PD: Program data (32-bit data)
After the 4
th
bus cycle, 4 word data are sequentially input in address order.
PBA: Protect bit address
MSA: Memory swap address
SBA: Security bit address