TXZ Family
Flash Memory
2018-06-05
15 / 120
Rev. 2.0
2. Configuration
Block Diagrams
The Block Diagrams of a Flash memory and a signal list are shown.
INTFLCRDY0
INTFLDRDY
The clock for program/
erasing timing generation
f
IHOSC1
Flash Security Bit
Mask Register
[FCSBMR]
Code Flash interface0
(FLASH I/F0)
Control circuit for Code Flash
(
Include automatic sequence
control circuit
)
Flash Security Status
Register
[FCSSR]
Flash Key Code
Register
[FCKCR]
Flash Status
Register 0
[FCSR0]
Flash Protect Status
Register n
[FCPSRn]
n = 0,1,3,4
Flash Protect Status
Register 6
[FCPSR6]
Flash Protect Mask
Register 6
[FCPMR6]
Flash Status
Register 1
[FCSR1]
Flash Memory SWAP
Status Register
[FCSWPSR]
Flash Area Selection
Register
[FCAREASEL]
Flash Control
Register
[FCCR]
Flash Status Clear
Register
[FCSTSCLR]
Data Flash
Data Flash interface (FLASH I/F2)
Code Flash0
Read buffer
Flash Bank Change
Register
[FCBNKCR]
Flash Buffer Disable
and Clear Register
[FCBUFDISCLR]
Control circuit for Data Flash
(
Include automatic sequence
control circuit
)
User Information Area
Protect bit
Protect bit
Security bit
Memory SWAP bit
<
KEYCODE
>
Flash Protect Mask
Register n
[FCPMRn]
n = 0,1,3,4
Code Flash interface1
(FLASH I/F1)
Code Flash1
INTFLCRDY1
Figure 2.1 The Block Diagrams of a flash memory
Table 2.1 Signal list
No
Symbol
Signal name
I/O
Related reference manual
1
f
IHOSC1
The clock for program/erasing
timing generation
Input
Clock Control and Operation Mode
2
INTFLCRDY0
FLASH I/F0 Code FLASH
Ready interruption n
Output Exception
3
INTFLCRDY1
FLASH I/F1 Code FLASH
Ready interruption n
Output Exception
4
INTFLDRDY
Data FLASH Ready
interruption
Output Exception