THCV235-Q_THCV236-Q_Rev.3.40_E
Copyright
©
2016 THine Electronics, Inc.
THine Electronics, Inc.
12/68
Security E
Table 2.
Pin Sharing Description (THCV236-Q)
Sub-Link State
→
Sub-Link
Power Down
Low Speed Data
Bridge Mode
2-wire serial
I/F Mode
Sub-Link
Master/Slave
→
-
Master
Slave
Master 1
Master 2
Slave
PDN1
0
1
1
1
1
1
HTPDN/SUBMODE
*
1
1
0
0
0
LOCKN/MSSEL
*
0
1
0
0
1
BET
0
0
0
0
0
0
RXDEFSEL
*
* *
1
0
*
RF/BETOUT
RF
BETOUT
(*2)
COL0/INT/GPIO2
COL0
COL0
COL0
INT
INT
GPIO2
(*4)
COL1/SD0
COL1
SD0(input)
SD0(output)
(*6)
SD0(SDA)
SD0(SDA)
SD0(SDA)
OUTSEL/SD1
OUTSEL
SD1(input) SD1(output)
(*6)
SD1(SCL)
SD1(SCL)
SD1(SCL)
TTLDRV/SD2/AIN0/GPIO1
TTLDRV
SD2(input)
SD2(output)
(*6)
AIN0
AIN0
GPIO1
(*4)
LATEN/SD3/AIN1/GPIO0
-
(*1)
SD3(output)
(*6)
SD3(input)
AIN1
AIN1
GPIO0
(*4)
LATEN
(*3)
D24/GPIO3
D24
D24
D24
D24
GPIO3
(*5)
D24
D25/GPIO4
D25
D25
D25
D25
GPIO4
(*5)
D25
HTPDN/SUBMODE
HTPDN
SUBMODE
LOCKN/MSSEL
LOCKN
MSSEL
MAINMODE/RCMN
MAINMODE
RCMN
HFSEL/RCMP
HFSEL
RCMP
*1 There is no function. LVCMOS IO has input state. Must be fixed at 0 or 1 input.
*2 When Field BET mode (Main-Link or Sub-Link), it functions as BETOUT output.
*3 When Field BET mode (Main-Link or Sub-Link), it functions as LATEN input.
*4 Programmable GPIO input is default on register setting.
*5 Through GPIO input is default on register setting.
*6 Low Speed Data Bridge Mode output is LVCMOS push pull buffer.