THCV235-Q_THCV236-Q_Rev.3.40_E
Copyright
©
2016 THine Electronics, Inc.
THine Electronics, Inc.
64/68
Security E
Figure 38.
GPIO input and other interrupt event timing at Sub-Link Master side
Figure 39.
GPIO input and other interrupt event timing at Sub-Link Slave side
(Clock Stretching Mode)
Figure 39.
GPIO input and other interrupt event timing at Sub-Link Slave side
(No Clock Stretching Mode)