THCV235-Q_THCV236-Q_Rev.3.40_E
Copyright
©
2016 THine Electronics, Inc.
THine Electronics, Inc.
21/68
Security E
Table 18.
Sub-Link Field BET Operation Setting
THCV235-Q/THCV236-Q
Common Setting
THCV235-Q
Setting
THCV236-Q
Setting
Condition
PDN0 PDN1 SUBMODE BET BET_SEL MSSEL
LATEN
MSSEL
LATEN
Main-Link Sub-Link
Output Latch
Select
0
1
1
1
(*1)
1
(*3)
0
-
1
1
(*5)
Power
Down
Field BET
Operation
Latched
Result
1
1
(*5)
0
-
0
1
(*2)
1
(*4)
0
-
1
1
(*5)
1
1
(*5)
0
-
*1 Pin setting. Note that BET pin should be 0 at power on sequence.
*2 THCV235-Q: Register setting (0x53 bit1), THCV236-Q: Pin setting. Note that BET pin should be 0 at power on sequence.
*3 When PDN0=0, PDN1=1, SUBMODE=1 and BET=1, BET_SEL is set to 1 automatically.
*4 Register setting (0x53 bit0, Default 0)
*5 Forbidden 0 setting
Table 19.
Sub-Link Slave device Sub-Link Field BET Result
BETOUT
Output
L
Bit Error Occurred
H
No
Error
Figure 6.
Main-Link Field BET Configuration
Figure 7.
Sub-Link Field BET Configuration